

## Intel<sup>®</sup> Wireless MMX<sup>TM</sup> Technology

**Developer Guide** 

August, 2002

Order Number: 251793-001



Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Wireless MMX<sup>TM</sup> Technology may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

MPEG is an international standard for video compression/decompression promoted by ISO. Implementations of MPEG CODECs, or MPEG enabled platforms may require licenses from various entities, including Intel Corporation.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

Copyright © Intel Corporation, 2002.

\*Other names and brands may be claimed as the property of others.



| 1 Intro | oduction                        |                                                               | 1  |  |  |  |  |  |  |
|---------|---------------------------------|---------------------------------------------------------------|----|--|--|--|--|--|--|
| 1.1     | How Wireless MM                 | /IX <sup>TM</sup> Technology Works                            | 2  |  |  |  |  |  |  |
|         |                                 | ing Parallelism                                               |    |  |  |  |  |  |  |
| 1.2     | Wireless MMX <sup>TM</sup>      | Technology Web Resources                                      | 3  |  |  |  |  |  |  |
| 1.3     | About This Docum                | ment                                                          | 4  |  |  |  |  |  |  |
| 2 Pro   | grammers Model                  |                                                               | 5  |  |  |  |  |  |  |
| 2.1     | Mapping Wireless                | s MMX <sup>TM</sup> technology onto the ARM* architecture     | 5  |  |  |  |  |  |  |
| 2.2     | Wireless MMX <sup>TM</sup>      | technology Instruction Set Summary                            | 6  |  |  |  |  |  |  |
|         |                                 | atibility Instructions                                        |    |  |  |  |  |  |  |
|         |                                 | /ireless MMX <sup>TM</sup> Instructions                       |    |  |  |  |  |  |  |
|         | 2.2.3 Transfe                   | ers to and from Coprocessor Register                          | 8  |  |  |  |  |  |  |
| 2.3     |                                 | Technology Registers State                                    |    |  |  |  |  |  |  |
|         |                                 | and Control Registers                                         |    |  |  |  |  |  |  |
|         |                                 | er Map                                                        |    |  |  |  |  |  |  |
|         |                                 | al-Purpose Registers                                          |    |  |  |  |  |  |  |
|         | 2.3.3.1                         | Data Transfer                                                 |    |  |  |  |  |  |  |
|         | 2.3.3.2                         | Memory Alignment                                              |    |  |  |  |  |  |  |
|         | 2.3.3.3                         | Shift Value                                                   |    |  |  |  |  |  |  |
|         | 2.3.4 Coproc                    | cessor ID                                                     | 11 |  |  |  |  |  |  |
|         |                                 | cessor Control Register                                       |    |  |  |  |  |  |  |
| 2.4     | Arithmetic and Saturation Flags |                                                               |    |  |  |  |  |  |  |
|         |                                 | etic Flags                                                    |    |  |  |  |  |  |  |
|         |                                 | tion Flags                                                    |    |  |  |  |  |  |  |
| 2.5     |                                 | ction Execution                                               |    |  |  |  |  |  |  |
| 2.6     |                                 | ll Execution                                                  |    |  |  |  |  |  |  |
|         |                                 | Conditions                                                    |    |  |  |  |  |  |  |
| 2.7     | Enabling the Wire               | eless MMX <sup>TM</sup> Technology Coprocessor                | 16 |  |  |  |  |  |  |
| 3 Opt   | imization Technique             | es                                                            | 17 |  |  |  |  |  |  |
| 3.1     | Optimizing with M               | fultiple Pipelines                                            | 17 |  |  |  |  |  |  |
| 3.2     |                                 | Result Latency                                                |    |  |  |  |  |  |  |
| 3.3     | •                               | ards                                                          |    |  |  |  |  |  |  |
| 0.0     |                                 | azards                                                        |    |  |  |  |  |  |  |
|         |                                 | rce Hazard                                                    |    |  |  |  |  |  |  |
|         | 3.3.2.1                         | Execution Pipeline                                            |    |  |  |  |  |  |  |
|         | 3.3.2.2                         | Multiply Pipeline                                             |    |  |  |  |  |  |  |
|         | 3.3.2.3                         | Memory Control Pipeline                                       | 21 |  |  |  |  |  |  |
|         | 3.3.2.4                         | Coprocessor Interface Pipeline                                |    |  |  |  |  |  |  |
|         | 3.3.2.5                         | Multiple Pipeline Instructions                                |    |  |  |  |  |  |  |
| 3.4     | Instruction Sched               | uling                                                         | 22 |  |  |  |  |  |  |
|         | 3.4.1 Increas                   | sing Load Throughput on Wireless MMX <sup>TM</sup> Technology | 24 |  |  |  |  |  |  |
|         |                                 | uling the WMAC Instructions                                   |    |  |  |  |  |  |  |
|         |                                 | uling the TMIA Instruction                                    |    |  |  |  |  |  |  |
|         |                                 | uling the WMUL and WMADD Instructions                         |    |  |  |  |  |  |  |
|         |                                 | Auxiliary Registers                                           |    |  |  |  |  |  |  |
| 3.5     |                                 | n Techniques                                                  |    |  |  |  |  |  |  |

## Intel<sup>®</sup> Wireless MMX<sup>TM</sup> Technology Contents



|       | 3.5.1 Software Pipelining                                                                          |                            |
|-------|----------------------------------------------------------------------------------------------------|----------------------------|
|       | 3.5.1.1 General Remarks on Software Pipelining                                                     |                            |
|       | 3.5.2 Multi-Sample Technique                                                                       |                            |
|       | 3.5.2.1 General Remarks on Multi-sample Technique                                                  | 31                         |
|       | 3.5.3 Register File Usage                                                                          | 31                         |
|       | 3.5.4 Data Alignment Techniques                                                                    | 32                         |
| 4 Por | rting Existing Code                                                                                | 35                         |
| 4.1   | Instruction set Mapping                                                                            |                            |
| 4.1   | 4.1.1 Intel® XScale <sup>TM</sup> microarchitecture Media Instructions                             | 33<br>36                   |
| 4.2   | General Guidelines for Porting MMX <sup>TM</sup> technology and Integer SSE Code to W technology37 | Vireless MMX <sup>TM</sup> |
| 4.3   | Wireless MMX <sup>TM</sup> technology and MMX <sup>TM</sup> technology/SSE Programming mode        | els38                      |
|       | 4.3.1 Instruction Syntax Differences                                                               |                            |
|       | 4.3.2 Instruction Format Differences                                                               | 39                         |
|       | 4.3.2.1 Eliminate MOV Instructions                                                                 |                            |
|       | 4.3.2.2 Separate Load & Store Instructions from Operations                                         |                            |
|       | 4.3.3 Shift Instruction Differences                                                                |                            |
|       | 4.3.4 Multiply-Accumulate Instructions                                                             |                            |
| 4.4   | Examples of Porting MMX <sup>TM</sup> Technology & SSE Code Sequences                              |                            |
|       | 4.4.1 Unsigned Unpack Example                                                                      |                            |
|       | 4.4.2 Signed Unpack Example                                                                        |                            |
|       | 4.4.3 Complex Multiply by a Constant                                                               |                            |
|       | 4.4.4 Absolute Difference of Unsigned Numbers                                                      |                            |
|       | 4.4.5 Absolute Difference of Signed Numbers                                                        | 43                         |
| Α     | Instruction Set                                                                                    | 45                         |
| A.1   | Instruction Syntax                                                                                 | 45                         |
|       | A.1.1 Reserved Instruction Fields                                                                  |                            |
|       | A.1.2 Number Representation                                                                        |                            |
|       | A.1.3 Terminology and Acronyms                                                                     |                            |
|       | A.1.4 Symbols Glossary                                                                             |                            |
| A.2   | How To Read The Instruction Set Pages                                                              |                            |
|       | A.2.1 Example Instruction Format: WSLL                                                             | 47                         |
|       | A.2.2 Instruction set List                                                                         |                            |
| В     | Instruction Encoding Summary                                                                       | 117                        |
| B.1   | Coprocessor Data (CDP) Instructions                                                                | 117                        |
| B.2   | Coprocessor Data Transfer Instructions                                                             |                            |
|       | B.2.1 Transfers to Coprocessor Register (MCR)                                                      |                            |
|       | B.2.2 Transfers to Coprocessor Register (MCRR)                                                     |                            |
|       | B.2.3 Transfers from Coprocessor Register (MRC)                                                    |                            |
|       | B.2.4 Transfers from Coprocessor Register (MRRC)                                                   |                            |
| B.3   |                                                                                                    |                            |
|       | Load Store Instructions                                                                            | 121                        |
|       | B.3.2 Load/Store to Wireless MMX <sup>TM</sup> technology Control Registers                        | 121                        |
| С     | Intrinsic Support                                                                                  | 123                        |
| C.1   | New Data Types                                                                                     |                            |
| J.,   | C.1.1 New Data Types Usage Guidelines                                                              |                            |
| C.2   | Naming and Usage Syntax                                                                            |                            |



|     | C.2.1          | Conventions                                           |     |
|-----|----------------|-------------------------------------------------------|-----|
|     | C.2.2          | Intrinsic Syntax                                      | 124 |
| C.3 | Wireles        | ss MMX <sup>TM</sup> Technology Arithmetic Intrinsics | 125 |
|     | C.3.1          | _mm_add_pi8                                           |     |
|     | C.3.2          | mm add pi16                                           |     |
|     | C.3.3          | mm add pi32                                           |     |
|     | C.3.4          | _mm_adds_pi8                                          |     |
|     | C.3.5          | _mm_adds_pi16                                         |     |
|     | C.3.6          | _mm_adds_pi32                                         |     |
|     | C.3.7          | mm adds pu8                                           |     |
|     | C.3.8          | mm adds pu16                                          |     |
|     | C.3.9          | mm adds pu32                                          |     |
|     |                | mm sub pi8                                            |     |
|     |                |                                                       |     |
|     | C.3.11         | _mm_sub_pi16                                          |     |
|     |                | _mm_sub_pi32                                          |     |
|     |                | _mm_subs_pi8                                          |     |
|     |                | _mm_subs_pi16                                         |     |
|     |                | _mm_subs_pi32                                         |     |
|     |                | _mm_subs_pu8                                          |     |
|     |                | _mm_subs_pu16                                         |     |
|     |                | _mm_subs_pu32                                         |     |
|     |                | _mm_madd_pi16                                         |     |
|     |                | _mm_madd_pu16                                         |     |
|     |                | _mm_mulhi_pi16                                        |     |
|     | C.3.22         | _mm_mulhi_pu16                                        | 130 |
|     | C.3.23         | _mm_mullo_pi16                                        | 131 |
|     | C.3.24         | _mm_mac_pi16                                          | 131 |
|     | C.3.25         | _mm_mac_pu16                                          | 131 |
|     | C.3.26         | _mm_macz_pi16                                         | 131 |
|     | C.3.27         | mm macz pu16                                          | 131 |
|     | C.3.28         | mm acc pu8                                            | 132 |
|     |                | mm acc pu16                                           |     |
|     |                | mm_acc_pu32                                           |     |
|     |                | mm mia si64                                           |     |
|     |                | _mm_miaph_si64                                        |     |
|     |                | mm miabb si64                                         |     |
|     |                | _mm_miabt_si64                                        |     |
|     |                | mm_miatb_si64                                         |     |
|     |                | _mm_miatt_si64                                        |     |
| C.4 |                | ass MMX <sup>TM</sup> technology Shift Intrinsics     |     |
| C.4 | C.4.1          | mm sll pi16                                           |     |
|     | C.4.1<br>C.4.2 | _mm_sli_pi16                                          |     |
|     |                |                                                       |     |
|     | C.4.3          | _mm_sll_pi32                                          |     |
|     | C.4.4          | _mm_slli_pi32                                         |     |
|     | C.4.5          | _mm_sll_si64                                          |     |
|     | C.4.6          | _mm_slli_si64                                         |     |
|     | C.4.7          | _mm_sra_pi16                                          |     |
|     | C.4.8          | _mm_srai_pi16                                         |     |
|     | C.4.9          | _mm_sra_pi32                                          |     |
|     | C 4 10         | mm srai ni32                                          | 136 |

## Intel<sup>®</sup> Wireless MMX<sup>TM</sup> Technology Contents



|     | C.4.11  | _mm_sra_si64                                           | 136 |
|-----|---------|--------------------------------------------------------|-----|
|     | C.4.12  | _mm_srai_si64                                          | 136 |
|     | C.4.13  | _mm_srl_pi16                                           | 136 |
|     | C.4.14  | _mm_srli_pi16                                          | 136 |
|     | C.4.15  | _mm_srl_pi32                                           | 136 |
|     | C.4.16  | _mm_srli_pi32                                          | 137 |
|     | C.4.17  | _mm_srl_si64                                           | 137 |
|     | C.4.18  | _mm_srli_si64                                          | 137 |
|     | C.4.19  | _mm_ror_pi16                                           | 137 |
|     | C.4.20  | _mm_ror_pi32                                           | 137 |
|     | C.4.21  | _mm_ror_si64                                           | 137 |
|     | C.4.22  | _mm_rori_pi16                                          | 138 |
|     | C.4.23  | _mm_rori_pi32                                          | 138 |
|     | C.4.24  | _mm_rori_si64                                          | 138 |
| C.5 | Wirelea | ass MMX <sup>TM</sup> technology Logical Intrinsics    | 138 |
|     | C.5.1   | _mm_and_si64                                           |     |
|     | C.5.2   | _mm_andnot_si64                                        | 139 |
|     | C.5.3   | _mm_or_si64                                            | 139 |
|     | C.5.4   | _mm_xor_si64                                           | 139 |
| C.6 | Wireles | ss MMX <sup>TM</sup> Technology Compare Intrinsics     | 139 |
|     | C.6.1   | _mm_cmpeq_pi8                                          |     |
|     | C.6.2   | _mm_cmpeq_pi16                                         | 140 |
|     | C.6.3   | _mm_cmpeq_pi32                                         | 140 |
|     | C.6.4   | _mm_cmpgt_pi8                                          | 140 |
|     | C.6.5   | _mm_cmpgt_pi16                                         |     |
|     | C.6.6   | _mm_cmpgt_pi32                                         | 141 |
|     | C.6.7   | _mm_cmpgt_pu8                                          |     |
|     | C.6.8   | _mm_cmpgt_pu16                                         |     |
|     | C.6.9   | mm_cmpgt_pu32                                          |     |
| C.7 | Wireles | ss MMX <sup>TM</sup> Technology PACK/UNPACK Intrinsics |     |
|     | C.7.1   | _mm_packs_pi16                                         |     |
|     | C.7.2   | mm_packs_pi32                                          |     |
|     | C.7.3   | mm_packs_pu16                                          |     |
|     | C.7.4   | ,<br>_mm_unpackhi_pi8                                  |     |
|     | C.7.5   | mm_unpackhi_pi16                                       |     |
|     | C.7.6   |                                                        |     |
|     | C.7.7   |                                                        |     |
|     | C.7.8   |                                                        |     |
|     |         | _mm_unpacklo_pi32                                      |     |
|     |         | mm_packs_si64                                          |     |
|     |         | mm_packs_su64                                          |     |
|     |         | mm_packs_pu32                                          |     |
|     |         | _mm_unpackeh_pi8                                       |     |
|     |         | _mm_unpackeh_pi16                                      |     |
|     |         | _mm_unpackeh_pi32                                      |     |
|     |         | _mm_unpackeh_pu8                                       |     |
|     |         | _mm_unpackeh_pu16                                      |     |
|     |         | _mm_unpackeh_pu32                                      |     |
|     |         | _mm_unpackel_pi8                                       |     |
|     |         | mm unpackel pi16                                       |     |
|     | 0.7.20  |                                                        | 140 |



|     | C.7.21 _mm_unpackel_pi32                                         |     |
|-----|------------------------------------------------------------------|-----|
|     | C.7.22 _mm_unpackel_pu8                                          | 146 |
|     | C.7.23 _mm_unpackel_pu16                                         | 146 |
|     | C.7.24 _mm_unpackel_pu32                                         |     |
| C.8 | Wireless MMX <sup>TM</sup> Technology Set Intrinsics             | 147 |
|     | C.8.1 _mm_setzero_si64                                           |     |
|     | C.8.2 _mm_set_pi32                                               | 148 |
|     | C.8.3 _mm_set_pi16                                               | 148 |
|     | C.8.4 _mm_set_pi8                                                | 148 |
|     | C.8.5 mm set1 pi32                                               | 148 |
|     | C.8.6 mm set1 pi16                                               | 149 |
|     | C.8.7 mm set1 pi8                                                | 149 |
|     | C.8.8 _mm_setr_pi32                                              | 149 |
|     | C.8.9 _mm_setr_pi16                                              |     |
|     | C.8.10 mm setr pi8                                               |     |
|     | C.8.11 _mm_setwcx                                                |     |
|     | C.8.12 _mm_getwcx                                                |     |
| C.9 | Wireless MMX <sup>TM</sup> Technology General Support Intrinsics |     |
|     | C.9.1 _mm_extract_pi8                                            |     |
|     | C.9.2 _mm_extract_pi16                                           |     |
|     | C.9.3 mm extract pi32                                            |     |
|     | C.9.4 _mm_extract_pu8                                            | 153 |
|     | C.9.5 _mm_extract_pu16                                           |     |
|     | C.9.6 mm extract pu32                                            |     |
|     | C.9.7 mm insert pi8                                              |     |
|     | C.9.8 _mm_insert_pi16                                            |     |
|     | C.9.9 _mm_insert_pi32                                            |     |
|     | C.9.10 _mm_max_pi8                                               |     |
|     | C.9.11 _mm_max_pi16                                              |     |
|     | C.9.12 _mm_max_pi32                                              |     |
|     | C.9.13 _mm_max_pu8                                               |     |
|     | C.9.14 _mm_max_pu16                                              |     |
|     | C.9.15 _mm_max_pu32                                              |     |
|     | C.9.16 mm min pi8                                                |     |
|     | C.9.17 _mm_min_pi16                                              |     |
|     | C.9.18 mm min pi32                                               |     |
|     | C.9.19 _mm_min_pu8                                               |     |
|     | C.9.20 mm min pu16                                               |     |
|     | C.9.21 _mm_min_pu32                                              | 157 |
|     | C.9.22 _mm_movemask_pi8                                          |     |
|     | C.9.23 _mm_movemask_pi16                                         |     |
|     | C.9.24 _mm_movemask_pi32                                         |     |
|     | C.9.25 _mm_shuffle_pi16                                          |     |
|     | C.9.26 _mm_avg_pu8                                               |     |
|     | C.9.27 _mm_avg_pu16                                              |     |
|     | C.9.28 _mm_avg2_pu8                                              |     |
|     | C.9.29 _mm_avg2_pu16                                             |     |
|     | C.9.30 _mm_sadz_pu8                                              |     |
|     | C.9.31 mm sadz pu16                                              |     |
|     | C.9.32 mm sad nu8                                                | 161 |

## Intel<sup>®</sup> Wireless MMX<sup>TM</sup> Technology Contents



|      | C.9.33 _mm_sad_pu16<br>C.9.34mm_align_si64                                                                                          |      |
|------|-------------------------------------------------------------------------------------------------------------------------------------|------|
|      | C.9.35 _mm_cvtsi64_m64                                                                                                              |      |
|      | C.9.36 _mm_cvtm64_si64                                                                                                              |      |
|      | C.9.36 _mm_cvtm64_si64                                                                                                              | 102  |
| Fig  | ures                                                                                                                                |      |
| 1-1  | Wireless MMX <sup>TM</sup> Technology Data Types                                                                                    |      |
| 1-2  | Packed Addition Operation                                                                                                           |      |
| 2-1  | Wireless MMX <sup>TM</sup> Technology Register File Organization                                                                    |      |
| 3-1  | Instruction Issue and Return Capability                                                                                             |      |
| 3-2  | Instruction Schedule Summary                                                                                                        |      |
| 3-3  | Loading an 8x8 Macro Block in the Register File During Video Motion Estimation                                                      | 32   |
| Tab  | oles                                                                                                                                |      |
| 2-1  | Compatibility Instruction Summary                                                                                                   |      |
| 2-2  | Wireless MMX <sup>TM</sup> Instructions                                                                                             | 8    |
| 2-3  | Transfer Instructions to/from Wireless MMX <sup>TM</sup> technology and Intel <sup>®</sup> XScale <sup>TM</sup> microarc Registers8 |      |
| 2-4  | Status and Control Register Mappings                                                                                                |      |
| 2-5  | Register Bitmap for wGRn Registers                                                                                                  |      |
| 2-6  | Register Bitmap for wCID – Coprocessor ID                                                                                           |      |
| 2-7  | Register Bitmap for wCon – Coprocessor Control                                                                                      |      |
| 2-8  | Register Bitmap for wCASF                                                                                                           |      |
| 2-9  | Register Format of wCASF After a Byte Operation – SIMD8 PSR                                                                         |      |
| 2-10 | Register Format for wCASF After a Half-Word Operation – SIMD16 PSR                                                                  |      |
| 2-11 | Register Format for wCASF After a Word Operation – SIMD32 PSR                                                                       |      |
| 2-12 | Register Bitmap for wCASF After a Double-Word Operation – SIMD64 PSR                                                                |      |
| 2-13 | Register Bitmap for wCSSF – SIMD Saturation Flags                                                                                   |      |
| 3-1  | Issue Cycle and Result Latency of the Wireless MMX <sup>TM</sup> Instructions                                                       |      |
| 3-2  | Resource Availability Delay for the Execution Pipeline                                                                              |      |
| 3-3  | Multiply pipe instruction classes                                                                                                   |      |
| 3-4  | Resource Availability Delay for the Multiplier Pipeline                                                                             | 21   |
| 3-5  | Resource Availability Delay for the Memory Pipeline                                                                                 |      |
| 3-6  | Resource Availability Delay for the Coprocessor Interface Pipeline                                                                  |      |
| 4-1  | Providing the functionality of Wireless MMX <sup>TM</sup> technology                                                                |      |
| 4-2  | Providing the Functionality of SSE Technology                                                                                       | 36   |
| 4-3  | Wireless MMX <sup>TM</sup> technology Mapping of Intel® XScale <sup>TM</sup> microarchitecture Instruction                          | s 37 |
| 4-4  | ARM* to IA-32 Data Type Name Mapping                                                                                                |      |
| C-1  | Overview of Wireleass MMX <sup>TM</sup> technology Arithmetic Intrinsics                                                            | 125  |
| C-2  | Overview of Wireleass MMX <sup>TM</sup> technology Shift Intrinsics                                                                 | 133  |
| C-3  | Overview of Wireleass MMX <sup>TM</sup> technology Logical Intrinsics                                                               |      |
| C-4  | Overview of Wireless MMX <sup>TM</sup> Technology Compare Intrinsics                                                                |      |
| C-5  | Overview of Wireless MMX <sup>TM</sup> Technology PACK/UNPACK Intrinsics                                                            |      |
| C-6  | Overview of Wireless MMX <sup>TM</sup> Technology Set Intrinsics                                                                    |      |
| C-7  | Overview of Wireless MMX <sup>TM</sup> Technology General Support Intrinsics                                                        | 151  |

Intel<sup>®</sup> Wireless MMX<sup>TM</sup> Technology Contents



## Intel<sup>®</sup> Wireless MMX<sup>TM</sup> Technology Contents





## Introduction 1

The past decade has seen the ever-increasing popularity of desktop applications that incorporate, and rely heavily on, powerful multimedia capabilities. These capabilities include video and audio playback, 3D graphics, and digital photography, among others. Early on, Intel recognized the growing trend towards rich multimedia and realized that the inherent complexity of the algorithms required for multimedia, coupled with consumer's expectations for ever richer and more complex data streams to feed those algorithms, would require significant new processor capabilities. Through the efforts of Intel's processor research and development, technologies such as Intel<sup>®</sup> MMX<sup>TM</sup> technology, and Streaming SIMD Extensions (SSE) were created. These meet not only the specific needs of multimedia acceleration, but also provide a powerful set of processor tools that enable a wide range of multimedia application capabilities for the future.

The trend for richer multimedia capabilities is not unique to the desktop. As the mobile-device market segment matures (cell phones, smartphones, PDAs, etc.) the end-users are demanding similar, and in many cases the same, multimedia experiences that they enjoy on their desktop. For example:

- Consumers are playing 2D and 3D games on PDAs and watching movie clips while sitting on airplanes.
- Business users are reading their e-mail, viewing the latest news clips, and updating
  presentation materials while away from their offices.
- Car drivers are using speech recognition to dial phone numbers hands-free.
- Parents are taking pictures of kids with their PDAs and uploading it to their desktops.
- Everyone is listening to MP3s.

However, one of the biggest challenges for multimedia on mobile devices is to provide high-performance, low-power consumption. Playing a richly detailed 3D game on a PDA can be highly enjoyable until the PDA runs out of power. What is needed is a processor technology that, when utilized with the Intel<sup>®</sup> XScale<sup>TM</sup> microarchitecture, provides:

- A familiar development environment to encourage the porting of desktop applications to mobile devices.
- Fast multimedia acceleration that accomplishes the same task in less time (power savings).
- Fast multimedia acceleration that accomplished the same task in less power.
- Fast multimedia acceleration that accomplishes more tasks in the same amount of time (performance enhancement).

The Wireless  $MMX^{TM}$  technology integrates the high performance of  $MMX^{TM}$  technology and the integer functions from SSE to the Intel<sup>®</sup> XScale<sup>TM</sup> microarchitecture. Wireless  $MMX^{TM}$  technology brings the power of a 64-bit, parallel, multimedia architecture to handheld systems in a programmer's model that is already familiar to thousands of developers. Like  $MMX^{TM}$  technology and SSE, Wireless  $MMX^{TM}$  technology utilizes 64-bit wide Single Instruction Multiple Data (SIMD) instructions which allow it to concurrently process up to eight data elements in a single cycle.



The Wireless MMX<sup>TM</sup> technology gives a large performance boost to many multimedia applications, such as motion video, combined graphics with video, image processing, audio synthesis, speech synthesis and compression, telephony, conferencing, and 2D and 3D graphics.

## 1.1 How Wireless MMX<sup>TM</sup> Technology Works

Wireless MMX<sup>TM</sup> technology exploits the data parallelism present in a large number of multimedia algorithms by executing the same operation on different data elements in parallel. This is accomplished by packing data elements into a single register and introducing new types of instruction to operate on packed data. All Wireless MMX<sup>TM</sup> technology data types are 64-bits wide.

The Wireless MMX<sup>TM</sup> technology defines three packed data types and the 64-bit double word in a manner similar to the data types found in MMX<sup>TM</sup> technology. The elements within the packed data type are fixed-point integers which may be either signed or unsigned. In the context of the ARM\* architecture, a word is 32 bits, Figure 1-1 on page 2 illustrates the naming strategy that applies to the different data types in the Wireless MMX<sup>TM</sup> technology.

The instructions created by Wireless MMX<sup>TM</sup> technology to operate on these data types are:

- Arithmetic and logical instructions
- Data reformatting instructions
- Multiplication instructions
- Data comparison
- Data transfer

Figure 1-1. Wireless MMX<sup>TM</sup> Technology Data Types





Using these new instructions it is possible to operate on data elements in the packed format. Figure 1-2 on page 3 shows an example of how a packed addition instruction operates on the half word data in a packed register. Here a single instruction operates on multiple data elements. This is often referred to as SIMD processing (single instruction multiple data). In SIMD processing each packed register is considered to be four independent data values. The packed add executes four additions on the four pairs of data values. The result of the operation of one element of the data does not affect any of the other results; thus, four operations are executed in parallel, with four independent results being produced. Similarly, eight operations are executed in parallel when the operands are packed bytes, and two operations are executed in parallel when the operands are packed words. This can be compared to the traditional scalar approach used for standard Intel<sup>®</sup> XScale<sup>TM</sup> microarchitecture data operations where an instruction operates on one set of word data operands and produces one result.

Figure 1-2. Packed Addition Operation



### 1.1.1 Exploiting Parallelism

Many multimedia algorithms execute the same set of operations on a large number of data elements. This creates an opportunity for parallel processing, referred to as data parallelism in this book, which microprocessors that operate only on one set of data at a time do not exploit. For example, when processing still images or video frames, the same operation is most often done over all of the pixels of the image or of the frame. Pixels are usually represented using 8-bit or 16-bit data elements. Executing the same operations on 8-bit, 16-bit or even 32-bit data is what Wireless MMX<sup>TM</sup> technology is all about. By executing these operations two, four, or eight at a time, Wireless MMX<sup>TM</sup> technology speeds up applications that exhibit data parallelism.

## 1.2 Wireless MMX<sup>TM</sup> Technology Web Resources

The following online resources are available:

- Intel® Wireless MMX<sup>TM</sup> technology home page: http://www.intel.com/go/wirelessMMX
- Intel® PCA Developer Network: http://www.intel.com/pca/developernetwork
- Intel® PCA processors: http://www.intel.com/design/pca/applicationsprocessors/



#### 1.3 About This Document

This document describes the software programming optimizations and considerations for the Wireless MMX<sup>TM</sup> technology. Additionally, it covers coding techniques that will help you get started in coding your application. This document organized into four chapters, including this chapter, and three appendices.

- Chapter 1 "Introduction"
- Chapter 2 "Programmers Model"

This chapter provides an overview of the programming model and includes detailed description of the data, status, and control registers.

#### • Chapter 3"Optimization Techniques"

This chapter provides a list of rules and guidelines that will help you develop fast and efficient code. Additionally, it provides information on general optimization, instruction scheduling and selection, and cache and memory optimization.

#### • Chapter 4"Porting Existing Code"

This chapter reviews the steps for porting existing  $MMX^{TM}$  technology and SSE code sequences to Wireless  $MMX^{TM}$  technology.

#### • Appendix A "Instruction Set"

This appendix summarizes the Wireless MMX<sup>TM</sup> technology instructions.

#### • Appendix B "Instruction Encoding Summary"

This appendix summarizes the Wireless MMX<sup>TM</sup> technology instruction encoding.

#### • Appendix C "Intrinsic Support"

This appendix summarizes the Wireless MMX<sup>TM</sup> technology C callable intrinsics.

It is assumed that the reader is familiar with the Intel<sup>®</sup> XScale<sup>TM</sup> microarchitecture.



The Wireless MMX<sup>TM</sup> technology unit is a tightly coupled coprocessor of the Intel<sup>®</sup> XScale<sup>TM</sup> microarchitecture. The programmers model is an extension of the Intel® XScale<sup>TM</sup> microarchitecture programming model and comprises of the following components:

- Mapping onto the ARM\* architecture
- New state introduced in the form of registers files
- New instructions for processing 64-bit packed data formats
- New arithmetic Flags
- · Control and status flags

In common with the Intel® XScale<sup>TM</sup> microarchitecture programing model, Wireless MMX<sup>TM</sup> technology supports the conditional execution primitives of the ARM\* architecture.

The Wireless  $MMX^{TM}$  technology programming model allows Wireless  $MMX^{TM}$  instructions to be interleaved with  $Intel^{\circledR}$   $XScale^{TM}$  microarchitecture instructions in a single thread of control, with no complex synchronization or data coherency issues.

#### Mapping Wireless MMX<sup>TM</sup> technology onto the 2.1 **ARM\*** architecture

The ARM\* architecture includes a framework for the addition of coprocessors to the main core. The architecture allows up to 16 coprocessors in the standard coprocessor space, the Wireless MMX<sup>TM</sup> technology utilizes two ARM\* coprocessors; **coprocessor 0** and **coprocessor 1**. Two coprocessors are used to support the range of instructions and data types. These coprocessors support Wireless MMX<sup>TM</sup> technology data and control registers using standard coprocessor transfer instructions (MCR/MRC & MCRR/MRRC). The coprocessor interface supports both a 32and 64-bit interface to the Intel<sup>®</sup> XScale<sup>TM</sup> microarchitecture (to support MRC and MRCC class of coprocessor data transfer instructions)

Wireless MMX<sup>TM</sup> instructions map onto one of three classes of ARM\* coprocessor instruction formats:

- Coprocessor data transfers
- Coprocessor data operations
- Coprocessor register load and store

These instructions can be executed conditionally, depending on the state of the ARM\* flags (note the exception to this is Load and Stores to Control (wCx) registers).

Some data operations can also be performed while transferring data between the Intel $^{\circledR}$  XScale $^{TM}$  microarchitecture and the Wireless MMX $^{TM}$  technology register files.



## 2.2 Wireless MMX<sup>TM</sup> technology Instruction Set Summary

The Wireless MMX<sup>TM</sup> technology programming model provides a rich set of instructions that perform parallel operations on multiple data elements packed into 64-bit words. In addition to providing operations on the Wireless MMX<sup>TM</sup> technology registers, several parallel operations are available on data elements residing in the Intel<sup>®</sup> XScale<sup>TM</sup> microarchitecture register file. The instruction set can be functionally partitioned as follows:

- Compatibility instructions
- New Wireless MMX<sup>TM</sup> instructions
- Coprocessor data transfer instructions
- · Coprocessor register load and store

The following sections give an overview of each functional group of instructions.

### 2.2.1 Compatibility Instructions

The main class of instructions in the Wireless MMX<sup>TM</sup> technology programmers model are the compatibility instructions. These instructions are added to ease code portability between desktop and mobile platforms. In particular they provide equivalent functionality to:

- MMX<sup>TM</sup> technology
- Integer Intel Streaming SIMD Extensions (SSE)
- Intel® XScale<sup>TM</sup> microarchitecture media instructions

Wireless MMX<sup>TM</sup> technology provides equivalent functionality to all the MMX<sup>TM</sup> technology instructions and integer instructions from SSE instruction group. This group of instructions is targeted to accelerate software performance in applications that use video and 3D rasterization, video encoding and decoding on blocks of data, as well as a wide variety of signal processing algorithms.

The Intel® 80200 processor introduced a DSP coprocessor to the Intel® XScale<sup>TM</sup> microarchitecture for the purpose of increasing performance and the precision of audio processing algorithms. This coprocessor introduced several new instructions which use a 40-bit accumulator. The Wireless MMX<sup>TM</sup> technology provides equivalent functionality in a binary compatible form, but with the extended precision of a 64-bit accumulator.

Table 2-1 summarizes the instructions in this class.

Table 2-1. Compatibility Instruction Summary (Sheet 1 of 2)

| Instruction      | Description                                                                                                                     |  |  |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| WADD<br>WSUB     | Add or subtract eight bytes, four 16-bit half-words, or two 32-bit words                                                        |  |  |  |  |  |  |  |
| WCMPEQ<br>WCMPGT | Compare eight bytes, four 16-bit half-words, or two 32-bit elements in parallel. Result is mask of 1's if true or 0's if false. |  |  |  |  |  |  |  |
| WMULL<br>WMULM   | Multiply four signed16-bit words in parallel. Low-order or high order 16-bits of 32-bit result are produced                     |  |  |  |  |  |  |  |



Table 2-1. Compatibility Instruction Summary (Sheet 2 of 2)

| Instruction                  | Description                                                                                                                          |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| WMADD                        | Multiply four 16-bit words in parallel and add                                                                                       |
| WROR<br>WSRA<br>WSLL<br>WSRL | Rotate right, shift arithmetic right, logical right and left of 4 half-words, 2 words, or the full 64-bit double-word, in parallel   |
| WUNPCK<br>WUNPCK             | Unpack eight bytes, four 16-bit halfwords, words, or two 32-bit words                                                                |
| WPACK<br>WPACK               | Pack double-word to words or words to bytes                                                                                          |
| WAND, WANDN<br>WOR, WXOR     | 64-bit logical operations                                                                                                            |
| WMAX<br>WMIN                 | Vector maximum/minimum selection between elements in two registers.                                                                  |
| TMOVMSK                      | Transfers the most significant bit of each SIMD field of a Wireless MMX <sup>TM</sup> technology register to an ARM* register        |
| WAVG2                        | Two element average on unsigned vectors of 8-or 16-bit data                                                                          |
| TINSR                        | Transfers and inserts 8-, 16-, 32-bit data from an ARM* register to a field in a Wireless MMX <sup>TM</sup> technology data register |
| TEXTRM                       | Extracts and transfers an 8-, 16-, 32-bit field from a Wireless MMX <sup>TM</sup> technology data register to an ARM* register       |
| WSAD                         | Performs sum-of-absolute-differences on unsigned vectors of 8- or 16-bit data.                                                       |
| WSHUFH                       | Shuffles 16-bit data values specified by an 8-bit immediate                                                                          |
| TMIA                         | Performs multiply-accumulate using signed 32-bit operands from the two source ARM* Core registers                                    |
| TMIAxy                       | Performs a 16-bit multiply-accumulate using two signed operands from the ARM* Core registers                                         |
| TMIAph                       | Performs multiply-accumulate using signed 16-bit operands from the two source ARM* Core registers                                    |

## 2.2.2 New Wireless MMX<sup>TM</sup> Instructions

The new instructions are designed to accelerate critical software kernels found in a number of multimedia applications. Special instruction support is provided to integrate the SIMD programing model into the ARM\* architecture. These include: management of the SIMD status flags and providing alignment of operands. The new Wireless  $MMX^{TM}$  instructions are summarized in Table 2-2 on page 8



Table 2-2. Wireless MMX<sup>TM</sup> Instructions

| Instruction       | Comments                                                                                                                                                                                |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WMAC              | Multiply four signed or unsigned 16-bit half-words in parallel and accumulate with a 64-bit register.                                                                                   |
| WACC              | Unsigned addition of eight bytes, four half-words, or two words.                                                                                                                        |
| WALIGN<br>WALIGNI | Performs alignment on byte boundaries between two registers                                                                                                                             |
| TANDC<br>TORC     | Performs logical operations across the fields of the SIMD PSR (wCASF) and sends the result to the ARM* CPSR                                                                             |
| TEXTRC            | Extracts a 4-, 8-, 16-bit field specified by the 3-bit Immediate field data from the SIMD PSR register (wCASF)                                                                          |
| TBCST             | Broadcasts a value from the ARM* source register, Rn, or to every SIMD position in the Shortened Product Name Destination register, wRd; can operate on 8-, 16-, and 32-bit data values |

### 2.2.3 Transfers to and from Coprocessor Register

The transfer instructions for moving data between the Wireless MMX<sup>TM</sup> technology control and data registers and the Intel<sup>®</sup> XScale<sup>TM</sup> microarchitecture registers are summarized in Table 2-3.

Table 2-3. Transfer Instructions to/from Wireless MMX<sup>TM</sup> technology and Intel<sup>®</sup> XScale<sup>TM</sup> microarchitecture Registers

| Instruction | Comments                                                                                                                                               |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMRRC       | MRRC transfers the contents of the wRn 64-bit Wireless MMX <sup>TM</sup> technology data register to two ARM* core Destination registers (RdHi, RdLo)  |
| TMCRR       | TMCRR transfers the contents of the two ARM* registers (RdHi and RdLo) to wRd (the 64-bit Wireless MMX <sup>TM</sup> technology destination register.) |
| TMRC        | TMRC transfers the contents of the 32-bit Wireless MMX <sup>TM</sup> technology control register (wCx) to the ARM* core Destination register           |
| TMCR        | TMCR transfers the contents of the Rn ARM* Core registers to a 32-bit wCx Wireless MMX <sup>TM</sup> technology control register                       |
| WLDR/WSTR   | Data Load Store operation                                                                                                                              |

## 2.3 Wireless MMX<sup>TM</sup> Technology Registers State

The Wireless MMX<sup>TM</sup> technology programmers model supports two register files. A main register file, mapped onto coprocessor 0 space, is provided for holding 16x64-bit packed data and a 32-bit control register file, mapped onto coprocessor one space, is provided for auxiliary support functions. The register file organization is shown in Figure 2-1 on page 9.

When transferring data between the main packed data registers (wRx) and the ARM\* core register file use the TMRCC and TMCRR instructions. If only part of the Wireless MMX<sup>TM</sup> technology register is to be transferred, use the TEXTRM and TINSTR instructions to extract or insert subfields of the register.



CP0 - SIMD Data Registers wR0 CP1 - Status & wR1 wR2 Control wR3 wR4 wR5 wCGR0 wR6 wCGR1 wR7 wCGR2 wR8 wCGR3 wR9 **wR10 wR11**  $\mathsf{wCID}$ **wR12** wCon **wR13** wCSSF **wR14** wR15

Figure 2-1. Wireless MMX<sup>TM</sup> Technology Register File Organization

#### 2.3.1 Status and Control Registers

For ARM\* coprocessor transfers, the Status and Control registers of Wireless MMX<sup>TM</sup> technology map into the registers of coprocessor 1, which allows the standard MRC and MCR ARM\* instructions to read and write to these registers.

The Status registers include:

- SIMD arithmetic flags and saturation flags.
- Saturation status (wCSSF)

The Control registers include the following:

- wCGR0-wCGR3 (32-bit General-Purpose registers used for alignment, and shift.)
- Coprocessor ID (wCID)
- Coprocessor Control register (wCon)

### 2.3.2 Register Map

Table 2-4 on page 10 shows how the Control and Status registers map into coprocessor 1 register addresses.



Table 2-4. Status and Control Register Mappings

| Mnemonic | Register Name                    | Coprocessor Register Number |
|----------|----------------------------------|-----------------------------|
| wCID     | Coprocessor ID, Revision, Status | 0                           |
| wCon     | Control                          | 1                           |
| wCSSF    | Saturation SIMD Flags            | 2                           |
| wCASF    | Arithmetic SIMD Flags            | 3                           |
|          | Reserved                         | 4-7                         |
| wCGR0    | General Purpose register 0       | 8                           |
| wCGR1    | General Purpose register 1       | 9                           |
| wCGR2    | General Purpose register 2       | 10                          |
| wCGR3    | General Purpose register 3       | 11                          |
|          | Reserved                         | 12-15                       |

## 2.3.3 General-Purpose Registers

There are four 32-bit, General-Purpose registers defined in the Wireless MMX<sup>TM</sup> technology coprocessor that store constants for use in memory alignment and shifting. The registers are addressed by the mnemonic wCGR0-wCGR3. Table 2-5 shows the format and accessibility of the General-Purpose registers.

Table 2-5. Register Bitmap for wGRn Registers

|       | Registers 8-11 |    |    |    |                 |    |    |    |    | wCGRn |    |    |                               |             |    |      |    |    |    |    | Coproc 1 |    |   |   |   |   |   |   |   |   |   |   |
|-------|----------------|----|----|----|-----------------|----|----|----|----|-------|----|----|-------------------------------|-------------|----|------|----|----|----|----|----------|----|---|---|---|---|---|---|---|---|---|---|
| Bit   | 31             | 30 | 29 | 28 | 27              | 26 | 25 | 24 | 23 | 22    | 21 | 20 | 19                            | 18          | 17 | 7 16 | 15 | 14 | 13 | 12 | 11       | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|       | GPData         |    |    |    |                 |    |    |    |    |       |    |    |                               |             |    |      |    |    |    |    |          |    |   |   |   |   |   |   |   |   |   |   |
| Reset | 0              | 0  | 0  | 0  | 0               | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0                             | 0           | 0  | 0    | 0  | 0  | 0  | 0  | 0        | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|       | Bits           |    |    |    | Access          |    |    |    |    | Name  |    |    |                               | Description |    |      |    |    |    |    |          |    |   |   |   |   |   |   |   |   |   |   |
|       | 31:0           |    |    |    | Read/Write GPDa |    |    |    |    |       | а  |    | General-Purpose Data register |             |    |      |    |    |    |    |          |    |   |   |   |   |   |   |   |   |   |   |

This register can also be used as temporary storage.

#### 2.3.3.1 Data Transfer

To transfer data between the ARM\* and the General-Purpose registers use the TMRC and TMCR instructions. The General-Purpose registers are used for constants and address offsets. As most of the data to be loaded into these registers comes from the ARM\* registers (address offsets, constants), there is no direct path between the wCx registers and the wRx SIMD registers.

#### 2.3.3.2 Memory Alignment

The General-Purpose registers can contain the offset from a word boundary when unaligned data is loaded using a standard ARM\*-aligned load. This offset lets the WALIGN instruction extract the correct 64-bit double word from two aligned double words that have already been loaded. The



memory-alignment value is set by extracting the lower order address bits from the ARM\* Base register and transferring these to the Wireless MMX<sup>TM</sup> technology Destination General-Purpose register.

#### 2.3.3.3 Shift Value

A shift instruction with the G-qualifier specified uses the shift value stored in the General-Purpose register (specified in the wRm field).

#### 2.3.4 Coprocessor ID

The read-only, coprocessor ID register contains the connected coprocessor type and its revision number. For coprocessor ID register information, refer to Table 2-6.

Table 2-6. Register Bitmap for wCID - Coprocessor ID

|       |                    | _   |     |         |      |      |                                                 |                                                               |                         |                                                            |    |    |                                  |    |    |    |                    |      |      |    |          |                           |     |      |                             |    |      |   |   |     |    |   |
|-------|--------------------|-----|-----|---------|------|------|-------------------------------------------------|---------------------------------------------------------------|-------------------------|------------------------------------------------------------|----|----|----------------------------------|----|----|----|--------------------|------|------|----|----------|---------------------------|-----|------|-----------------------------|----|------|---|---|-----|----|---|
|       |                    |     |     | R       | egis | ster | 0                                               |                                                               |                         | wCID                                                       |    |    |                                  |    |    |    |                    |      |      |    | Coproc 1 |                           |     |      |                             |    |      |   |   |     |    |   |
|       |                    | ı   | nte | l Ve    | ndo  | r ID | )                                               |                                                               | Architecture Version Co |                                                            |    |    |                                  |    |    | Co | Coprocessor Type F |      |      |    |          |                           | ≀ev | isio | n                           |    |      |   |   |     |    |   |
| Bit   | 31                 | 30  | 29  | 28      | 27   | 26   | 25                                              | 24                                                            | 23                      | 22                                                         | 21 | 20 | 19                               | 18 | 17 | 16 | 15                 | 14   | 13   | 12 | 11       | 10                        | 9   | 8    | 7                           | 6  | 5    | 4 | 3 | 2   | 1  | 0 |
|       | 0                  | 1   | 1   | 0       | 1    | 0    | 0                                               | 1                                                             | 0                       | 0 0 0 0                                                    |    |    | 0                                | 1  | 0  | 1  | 0                  | 0    | 0    | 1  | 0        | 0                         | 0   | 0    |                             | Ма | ijor |   |   | Mir | or |   |
| Reset | et 0 1 1 0 1 0 0 1 |     |     | 0       | 0    | 0    | 0                                               | 0                                                             | 1                       | 0                                                          | 1  | 0  | 0                                | 0  | 1  | 0  | 0                  | 0    | 0    |    | tati     | emer<br>ion<br><b>nda</b> |     |      | nple<br>tati<br><b>eper</b> | on |      |   |   |     |    |   |
|       |                    | Bi  | ts  |         |      | Acc  | ess                                             |                                                               | Name                    |                                                            |    |    |                                  |    |    |    | De                 | escr | ipti | on |          |                           |     |      |                             |    |      |   |   |     |    |   |
|       |                    | 31: | 24  |         | R    | ead  | On                                              | ly                                                            | Vendor                  |                                                            |    |    | Intel® Vendor ID 0x69 – Intel ID |    |    |    |                    |      |      |    |          |                           |     |      |                             |    |      |   |   |     |    |   |
|       | 23:16 Read Only    |     |     | ly      |      | Arch |                                                 |                                                               |                         | Architecture Version 0x05 – ARM* Architecture V5 Compliant |    |    |                                  |    |    |    |                    |      |      |    |          |                           |     |      |                             |    |      |   |   |     |    |   |
|       | 15:8 Read Only     |     |     | CPTyper |      |      |                                                 | Coprocessor Type 0x10 – Wireless MMX <sup>TM</sup> technology |                         |                                                            |    |    |                                  |    |    |    |                    |      |      |    |          |                           |     |      |                             |    |      |   |   |     |    |   |
|       | 7:4 Read Only      |     |     |         | Ма   | jor  | Major revision number –implementation dependant |                                                               |                         |                                                            |    |    |                                  |    |    |    |                    |      |      |    |          |                           |     |      |                             |    |      |   |   |     |    |   |
|       | 3:0 Read Only      |     |     |         | Mir  | nor  |                                                 | Minor revision number – implementation dependant              |                         |                                                            |    |    |                                  |    |    |    |                    |      |      |    |          |                           |     |      |                             |    |      |   |   |     |    |   |

Note: Writes to this register are ignored and do not effect the CUP bit in the coprocessor control register.

## 2.3.5 Coprocessor Control Register

The coprocessor Control register is used to set all user-configuration variables. This register provides a way of detecting if the coprocessor is currently in use (See Table 2-7 on page 12.)



Table 2-7. Register Bitmap for wCon – Coprocessor Control

| Iu    | DIC | _  | •  | 110 | gio      | ·                        | <b>–</b> |    | י אי        | 0.                                                                    |     | · · · · · |     | 00               | γ., | 000                                                              | 550      | <i>'</i> . | ,   | 0    | •    |      |       |     |      |     |      |     |   |   |             |             |
|-------|-----|----|----|-----|----------|--------------------------|----------|----|-------------|-----------------------------------------------------------------------|-----|-----------|-----|------------------|-----|------------------------------------------------------------------|----------|------------|-----|------|------|------|-------|-----|------|-----|------|-----|---|---|-------------|-------------|
|       |     |    |    | R   | egis     | ster                     | 1        |    | wCon        |                                                                       |     |           |     |                  |     |                                                                  | Coproc 1 |            |     |      |      |      |       |     |      |     |      |     |   |   |             |             |
|       |     |    |    |     |          |                          |          |    | Alias       |                                                                       |     |           |     |                  |     |                                                                  |          |            |     |      |      |      |       |     |      |     |      |     |   |   |             |             |
| Bit   | 31  | 30 | 29 | 28  | 27       | 26                       | 25       | 24 | 23          | 22                                                                    | 21  | 20        | 19  | 18               | 17  | 7 16                                                             | 15       | 14         | 13  | 12   | 11   | 10   | 9     | 8   | 7    | 6   | 5    | 4   | 3 | 2 | 1           | 0           |
|       |     |    |    |     |          |                          |          |    |             |                                                                       |     |           |     | R                | Res | erve                                                             | ed       |            |     |      |      |      |       |     |      |     |      |     |   |   | M<br>U<br>P | C<br>U<br>P |
| Reset | ?   | ?  | ?  | ?   | ?        | ?                        | ?        | ?  | ?           | ?                                                                     | ?   | ?         | ?   | ?                | ?   | ?                                                                | ?        | ?          | ?   | ?    | ?    | ?    | ?     | ?   | ?    | ?   | ?    | ?   | ? | ? | 0           | 0           |
|       |     | Bi | ts |     |          | Access                   |          |    | Access Na   |                                                                       |     |           |     | Name Description |     |                                                                  |          |            |     |      |      |      |       |     |      |     |      |     |   |   |             |             |
|       |     | 31 | :2 |     |          | N.                       | /A       |    | Res         | serv                                                                  | ed  |           | Re  | serv             | ed/ | for f                                                            | utur     | e us       | е – | Writ | e as | s ze | ro, r | ead | s as | unl | knov | vn. |   |   |             |             |
|       |     | 1  |    |     | _        | Read/Write 1<br>to clear |          |    |             |                                                                       |     | MU        | MUP |                  |     | One of the Main registers (wRn) has been updated 0 – Not Updated |          |            |     |      |      |      |       |     |      |     |      |     |   |   |             |             |
|       |     |    |    |     |          |                          |          |    | 1 – Updated |                                                                       |     |           |     |                  |     |                                                                  |          |            |     |      |      |      |       |     |      |     |      |     |   |   |             |             |
|       |     | C  | )  |     | _        | ead/Write 1<br>to clear  |          |    |             | One of the Control Registers (wCx) has been updated.  0 – Not Updated |     |           |     |                  |     |                                                                  |          |            |     |      |      |      |       |     |      |     |      |     |   |   |             |             |
|       |     |    |    |     | to clear |                          |          |    | 1 –         | Up                                                                    | dat | ted       |     |                  |     |                                                                  |          |            |     |      |      |      |       |     |      |     |      |     |   |   |             |             |

The *CUP/MUP* bits are set if the Control (wCx)/Data registers (wRn) contents have been updated since the last time this bit was cleared. This is typically used by the operating system (OS) to determine whether the registers need saving out to memory on a context switch (if the registers are unchanged then the values already stored in memory can be used instead). Note writing or loading this register does not set the CUP bit.

## 2.4 Arithmetic and Saturation Flags

The Wireless  $MMX^{TM}$  technology provides a set of SIMD Flags to indicate the arithmetic status of the result and whether the result saturated. These flags can be combined and transferred back to the  $Intel^{@}$   $XScale^{TM}$  microarchitecture CPSR.

## 2.4.1 Arithmetic Flags

The wCASF register contains arithmetic flags at each of the SIMD field positions. The information contained in the PSR therefore reflects the last arithmetic operation that set the SIMD arithmetic flags. Table 2-8 on page 13 shows the overall register format and accessibility for wCASF, the detailed format after each type of data operations is shown later in this section.



#### Table 2-8. Register Bitmap for wCASF

After a byte-wide SIMD operation, the PSR would look like that shown in Table 2-9.

#### Table 2-9. Register Format of wCASF After a Byte Operation – SIMD8 PSR

Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 V N Z C V N Z C V N Z C V N Z C V N Ζ С ٧ Ν Ζ С Name Description Ν Result in this byte field was Negative Z Result in this byte field was Zero С Result in this byte field has a Carry out ٧ Result in this byte field oVerflowed

If a wider SIMD field operation is performed, the lower order unused bits are set to zero. Therefore, for a 16-bit SIMD operation, the PSR would contain the data shown in Table 2-10.

#### Table 2-10. Register Format for wCASF After a Half-Word Operation – SIMD16 PSR

Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0 N Z C V 0 N Z C V N Z C V 0 0 0 0 0 0 0 Ν Ζ С ٧ 0 0 0

| Name | Description                                            |
|------|--------------------------------------------------------|
| N    | Result in this half word field was <b>N</b> egative    |
| Z    | Result in this half word field was <b>Z</b> ero        |
| С    | Result in this half word field has a <b>C</b> arry out |
| V    | Result in this half word field oVerflowed              |



For 32-bit SIMD format the results are shown in Table 2-11.

Table 2-11. Register Format for wCASF After a Word Operation – SIMD32 PSR



| Name | Description                                    |
|------|------------------------------------------------|
| N    | Result in this word field was <b>N</b> egative |
| Z    | Result in this word field was <b>Z</b> ero     |
| С    | Result in this word field has a Carry out      |
| V    | Result in this word field o <b>V</b> erflowed  |

And finally, for a 64-bit operation (see Table 2-12).

Table 2-12. Register Bitmap for wCASF After a Double-Word Operation – SIMD64 PSR



| Name | Description                                       |
|------|---------------------------------------------------|
| N    | Result in this word field was <b>N</b> egative    |
| Z    | Result in this word field was Zero                |
| С    | Result in this word field has a <b>C</b> arry out |
| V    | Result in this word field oVerflowed              |

## 2.4.2 Saturation Flags

Certain instructions force the results to saturate to the maximum or minimum value rather than overflow (See Section A.18 as an example of an instruction which can saturate). The Saturation register indicates that saturation has occurred. The saturation flags indicate that saturation occurred at that particular byte, half word, or word position in the 64-bit double word. The *saturation* bit remains set until explicitly cleared by writing to the register. Additionally, a 16- or 32-bit SIMD operation does not clear the lower unused bits to zero. Instead, the lower unused bits remain at their previous value. The format is as shown in Table 2-13 on page 15.



0

Read/Write

Table 2-13. Register Bitmap for wCSSF – SIMD Saturation Flags

|       | Register 2   |     |    |    |            |      | wCSSF |                            |                                 |                                                              |      |      |                                           |      |       |      | Coproc 1 |      |      |      |      |      |       |   |    |    |    |    |    |    |    |    |
|-------|--------------|-----|----|----|------------|------|-------|----------------------------|---------------------------------|--------------------------------------------------------------|------|------|-------------------------------------------|------|-------|------|----------|------|------|------|------|------|-------|---|----|----|----|----|----|----|----|----|
| Bit   | 31           | 30  | 29 | 28 | 27         | 26   | 25    | 24                         | 23                              | 22                                                           | 21   | 20   | 19                                        | 18   | 17    | 16   | 15       | 14   | 13   | 12   | 11   | 10   | 9     | 8 | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|       |              |     |    |    |            |      |       |                            |                                 |                                                              | F    | Res  | erve                                      | d    |       |      |          |      |      |      |      |      |       |   | В7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| Reset | ?            | ?   | ?  | ?  | ?          | ?    | ?     | ?                          | ?                               | ?                                                            | ?    | ?    | ?                                         | ?    | ?     | ?    | ?        | ?    | ?    | ?    | ?    | ?    | ?     | ? | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|       |              | Bit | s  |    |            | Acc  | ess   |                            |                                 | Name Description                                             |      |      |                                           |      |       |      |          |      |      |      | on   | n    |       |   |    |    |    |    |    |    |    |    |
|       | 31:7 N/A     |     |    |    | R          | lese | rve   | d                          | Write as Zero, Read as unknown. |                                                              |      |      |                                           |      |       |      |          |      |      |      |      |      |       |   |    |    |    |    |    |    |    |    |
|       |              | 7   |    |    | R          | ead  | /Wri  | te                         |                                 | B7 Saturation flag for Byte 7 or Half Word 3 or Word 1 or De |      |      |                                           |      |       |      |          |      |      | Do   | uble | : Wc | ord 0 | ) |    |    |    |    |    |    |    |    |
|       |              | 6   |    |    | R          | ead  | /Wri  | te                         |                                 | В                                                            | 6    |      | Saturation flag for Byte 6                |      |       |      |          |      |      |      |      |      |       |   |    |    |    |    |    |    |    |    |
|       |              | 5   |    |    | R          | ead  | /Wri  | te                         |                                 | В                                                            | 5    |      | Saturation flag for Byte 5 or Half Word 2 |      |       |      |          |      |      |      |      |      |       |   |    |    |    |    |    |    |    |    |
|       | 4 Read/Write |     |    |    | te         |      | В     | 4                          |                                 | Sa                                                           | tura | tion | flag                                      | for  | Byte  | e 4  |          |      |      |      |      |      |       |   |    |    |    |    |    |    |    |    |
|       | 3 Read/Write |     |    |    | В3         |      |       |                            | Sa                              | tura                                                         | tion | flag | for                                       | Byte | e 3 d | or H | alf V    | Vord | 11 c | or W | ord  | 0    |       |   |    |    |    |    |    |    |    |    |
|       | 2 Read/Write |     |    |    | В          | 2    |       | Saturation flag for Byte 2 |                                 |                                                              |      |      |                                           |      |       |      |          |      |      |      |      |      |       |   |    |    |    |    |    |    |    |    |
|       | 1            |     |    |    | Read/Write |      |       |                            |                                 | В                                                            | 1    |      | Saturation flag for Byte 1 or Half Word 0 |      |       |      |          |      |      |      |      |      |       |   |    |    |    |    |    |    |    |    |

- For byte SIMD operation, bits B0-B7 can be set if saturation occurs.
- For half-word SIMD operation, bits B1, B3, B5, and B7 can be set if saturation occurs.

Saturation flag for Byte 0

- For word SIMD operation, bits B3 or B7 may be set.
- For 64-bit operation, only B7 is set on saturation.

B0

The saturation flags remain set until cleared by explicitly writing zeros into the register. The flags are cleared at reset.

#### **Conditional Instruction Execution** 2.5

The Wireless MMX<sup>TM</sup> technology programming model follows the ARM\* conditional execution mechanism. The ARM\* architecture specifies that instructions can be conditionally executed if the main ARM\* arithmetic flags in the CPSR match the condition specified. All Wireless MMX<sup>TM</sup> technology data operations can be conditionally executed and have a "{Cond}" qualifier shown in the usage field of each instruction.

The conditional execution behavior is not shown explicitly in the operation of each instruction in this documentbut it is the same as defined in the ARM\* V5 specification.

#### **Group Conditional Execution** 2.6

A unique feature of the Wireless MMX<sup>TM</sup> technology programming model is the ability to logically combine the SIMD arithmetic flags and use these in conjunction with the ARM\* conditional execution mechanism to provide new execution predicates. This technique is known as **Group Conditional Execution.** 



The arithmetic flags can be transferred to the ARM\* Status register by performing an AND/OR operation across the SIMD PSR word (See TANDC/TORC), and sending the flags to the ARM\* CPSR. Here, subsequent conditional instructions can use them (both Intel® XScale TM microarchitecture and coprocessor conditional instructions). Individual fields can also be extracted into ARM\* registers using the TEXTRC instruction. Use of TANDC and TORC supports conditional instructions that operate on conditions such as "if any SIMD field is zero" (using TORC) and "if all SIMD fields are zero" (using TANDC). These new forms of conditions are known as **Group Condition Tests**.

### 2.6.1 Group Conditions

This list is the new group conditions tests that can be specified:

- · If any field has overflowed
- If any field has not overflowed
- If any field is positive
- If any field is negative
- If any field is zero
- If any field is not zero
- · If any field has a carry out
- · If any field does not have a carry out
- · If all fields have overflowed
- If all fields have not overflowed
- If all fields are positive
- · If all fields are negative
- · If all fields are zero
- If all fields are non-zero
- If all fields have a carry out
- If all fields do not have a carry out.

## 2.7 Enabling the Wireless MMX<sup>TM</sup> Technology Coprocessor

To use the Wireless MMX<sup>TM</sup> technology coprocessor, the coprocessors need to be enabled in the "Coprocessor Access Register" which is located in Register 15 of coprocessor 15. Both bits 0 and 1 of this register (corresponding to coprocessor 0 and 1) should be set to a 1 to enable access to the Wireless MMX<sup>TM</sup> technology coprocessor. If the Wireless MMX<sup>TM</sup> technology coprocessor is not enabled in this way, all Wireless MMX<sup>TM</sup> instructions will take the undefined instruction trap. See the *Intel*® *XScale*<sup>TM</sup> *Microarchitecture Megacell Users Guide* for more information about how to enable coprocessors.



# Optimization Techniques

This chapter describes the creation of highly optimized code for the Wireless MMX<sup>TM</sup> technology coprocessor. This chapter provides the details of generic optimizations such as software pipelining and the multi-sample calculations as well as implementation specific optimizations associated with instruction latencies, instruction scheduling. In addition, data alignment and mixing Intel® XScale<sup>TM</sup> microarchitecture and Wireless MMX<sup>TM</sup> instructions are discussed. The application of these optimization techniques can lead to substantial increases in the execution speed for target code sequences.

Note: The implementation specific optimizations relating to instruction scheduling and instruction latencies are designed for use on Wireless  $MMX^{TM}$  technology 1.0 implementations.

## 3.1 Optimizing with Multiple Pipelines

In order to write fully optimized Wireless MMX<sup>TM</sup> technology code, it is necessary to know the latency properties of the instructions. The instruction result latency defines the number of cycles you should wait after issuing an operation before using the result and the issue latency is the number of cycle it takes an instruction to leave the register file. On Wireless MMX<sup>TM</sup> technology violating the latency will not cause the program to function incorrectly but means that a stall is introduced until the latency is satisfied

After the register file, there are four concurrent pipelines to which an instruction can be dispatched. An instruction can be issued to a pipeline if the resource is available and there are no unresolved data dependencies. For example, a load instruction that uses the Memory pipeline can be issued while a multiply instruction is completing in the Multiply pipeline (assuming there are no data hazards.)

The performance effect of resource contention can be quantified by examining the delay taken for a particular instruction to start execution and release the resource. The definition of "release the resource" is the point at which a resource can accept another instruction. (Note: the resource may still be processing the previous instruction further down its internal pipeline.) A delay of one clock cycle indicates that the resource is available immediately to the next instruction. A delay greater than one clock cycle stalls the next instruction if the same resource is required. The following sections examine the resource-usage delays for the four pipelines, and how these map onto the instruction set

## 3.2 Issue Cycle and Result Latency

The issue cycle and result latency of all the Wireless  $MMX^{TM}$  instructions is shown in Table 3-1 on page 18. In this table, the issue cycle is the number of cycles that an instruction takes to leave the register file. The **result latency** is the number of cycles required to calculate the result and make it available to the bypassing logic. A result latency of I indicates that the value is available immediately to the next instruction. This table shows the best case result latency that can be degraded by data or resource hazards.



Table 3-1. Issue Cycle and Result Latency of the Wireless MMX<sup>TM</sup> Instructions

| Instructions                             | Issue Cycle | Result Latency         |
|------------------------------------------|-------------|------------------------|
| WADD, WSUB, WAVG2                        | 1           | 1                      |
| WCMPGT, WCMPGT                           | 1           | 2                      |
| WAND, WANDN, WOR, WXOR                   | 1           | 1                      |
| WMAX, WMIN                               | 1           | 2                      |
| WSAD, WACC                               | 1           | 1                      |
| WMUL, WMADD, WMAC, TMIA                  | 1           | 2                      |
| TMIAPH, TMIAxy                           | 1           | 1                      |
| WSLL, WSRA, WSRL, WROR                   | 1           | 1                      |
| WPACK                                    | 1           | 2                      |
| WUNPCKEH, WUNPCKEL<br>WUNPCKIH, WUNPCKIL | 1           | 1                      |
| WALIGNI, WALIGNR, WSHUFH                 | 1           | 1                      |
| TANDC, TORC, TEXTRC                      | 1           | 1                      |
| TEXTRM, TMOVMSK                          | 1           | 2                      |
| TMCR                                     | 1           | 3                      |
| TMCRR                                    | 1           | 1                      |
| TMRC                                     | 1           | 2                      |
| TMRRC                                    | 1           | 3                      |
| TINSTR, TBCST                            | 1           | 1                      |
| WLDR (BHW) to main regfile               | 1           | 4 (3) <sup>†, ††</sup> |
| WLDRW to control regfile                 | 1           | 4 <sup>††</sup>        |
| WSTR                                     | 1           | na <sup>††</sup>       |

<sup>†</sup> WLDRD is 4 cycles WLDR<B,H,W> is 3 cycles

### 3.3 Performance Hazards

The basic performance of the system can be effected by stalls caused by data or resource hazards. This section describes the factors effecting each type of hazard and the implications for performance.

#### 3.3.1 Data Hazards

A data hazard occurs when an instruction requires data that cannot be provided by the register file or the data-forwarding mechanism or if two instructions update the same destination register in an out of order fashion. The first hazard is termed as *Read-After-Write (RAW)* and the second hazard is termed as *Write-After-Write (WAW)*. The processing of the new instruction is stalled until the data becomes available for RAW hazards, and until it can be guaranteed that the new instruction will update the register file after previous instruction has updated the same destination register for

<sup>††</sup> Base address register update for WLDR and WSTR is the same as the core load/ store operation.



WAW hazards. The Wireless  $MMX^{TM}$  technology device contains a bypassing mechanism for ensuring that data and different stages of the pipeline are forwarded to the correct instructions. There are, however, certain combinations of instructions where it is not possible to forward directly between instructions in the Wireless  $MMX^{TM}$  technology 1.0 implementation.

The result latency shown in Table 3-1 on page 18 and best-case result latency are generally achievable. However there are certain instruction combinations where these result latencies do not hold because not all combinations of bypassing logic exist in the hardware, and some instructions require more time to calculate the result when certain qualifiers are specified. The following list describes the data hazards for the Wireless MMX<sup>TM</sup> technology 1.0 implementation:

- When saturation is specified for WADD or WSUB, the result latency is increased to two cycles.
- The destination register (accumulator) for certain multiplier instructions (WMAC, WSAD, TMIA, TMIAPH, TMIAxy) can be forwarded for accumulation to the same destination register only. If the destination register results are needed by another instruction as source operands, there will be an additional result latency as the result is available from the regular forwarding paths, external to the multiplier.
  - For WMAC, WACC, WMUL, and WMADD there is an additional result latency of 2 cycles.
  - For WSAD, TMIA, TMIAPH, and TMIAxy there is an additional result latency of 3 cycles.
- If an instruction is updating a destination register from the multiply pipeline, the next instruction in the execute, memory or core interface pipelines updating the same destination register is stalled until it can guarantee that the following instruction will update the register file after the previous instruction in the multiply pipe has updated the register file
- If an instruction is updating a destination register from the memory pipeline, the next instruction updating the same destination register is stalled until it can be guaranteed that the next instruction will update the register file after the previous instruction in the memory pipe, has updated the register file.
- If the Intel® XScale<sup>TM</sup> microarchitecture MAC unit is in use, the resulting latency of a TMRC, TMRRC, and TEXRM increases accordingly.

#### 3.3.2 Resource Hazard

A **resource hazard** is caused when an instruction requires a resource that is already in use. When this condition is detected, the processing of the new instruction is stalled at the register file stage.

Figure 3-1 on page 20 shows a high-level representation of the operation of the Wireless MMX<sup>TM</sup> unit.



Figure 3-1. Instruction Issue and Return Capability



#### 3.3.2.1 Execution Pipeline

An instruction can be accepted into the Execution pipeline when the first stage of the pipeline is empty. Table 3-2 shows the instructions that execute in the main Execution pipeline. All these instructions have a resource usage delay of one clock cycle. Therefore, the Execution pipeline will always be available to the next instruction.

Table 3-2. Resource Availability Delay for the Execution Pipeline

| Instructions                             | Delay (Clocks) |
|------------------------------------------|----------------|
| WADD, WSUB                               | 1              |
| WCMPEQ, WCMPGT                           | 1              |
| WAND,WANDN,WOR,WXOR                      | 1              |
| WAVG2                                    | 1              |
| WMAX, WMIN                               | 1              |
| WSAD                                     | 1 <sup>†</sup> |
| WSLL, WSRA, WSRL, WROR                   | 1              |
| WPACK                                    | 1              |
| WUNPCKEH, WUNPCKEL<br>WUNPCKEL, WUNPCKIL | 1              |
| WALIGNI, WALIGNR, WSHUFH                 | 1              |
| TMIA                                     | 1 <sup>†</sup> |
| TMIAPH                                   | 1 <sup>†</sup> |
| TMIAxy                                   | 1 <sup>†</sup> |
| TMCR, TMCRR                              | 1              |
| TINSR, TBCST, TANDC, TORC                | 1              |
| TEXTRC                                   | 1              |

<sup>†</sup> The WSAD, TMIA, TMIAPH, TMIAxy execute in both the main Execution pipeline and the Multiplier pipeline. They execute for one cycle in the Execution pipeline and the rest in the Multiplier pipeline. See Section 3.3.2.5 for more details.



#### 3.3.2.2 Multiply Pipeline

Instructions issued to the Multiply pipeline may take up to two cycles before another instruction can be issued to the pipeline. The instructions in the multiply pipe can be categorized into 4 classes shown in Table 3-3. The resource-availability delay for the instructions that are mapped onto the multiplier pipeline depend upon the class of the multiply instruction that subsequently wants to use the multiply resource. These delays are shown below in Table 3-4. For example if a TMIA instruction is followed by a TMIAPH (class3) instruction, then the TMIAPH sees a resource availability of 2 cycles.

Table 3-3. Multiply pipe instruction classes

| Instructions         | Class |
|----------------------|-------|
| WACC                 | 1     |
| WMAC, WMUL, WMADD    | 2     |
| WSAD, TMIAPH, TMIAxy | 3     |
| TMIA                 | 4     |

Table 3-4. Resource Availability Delay for the Multiplier Pipeline

| Instruc-<br>tions | Delay(Clocks) for a<br>subsequent class 1<br>multiply pipe<br>instruction | Delay(Clocks) for a<br>subsequent class 2<br>multiply pipe<br>instruction | Delay(Clocks) for a<br>subsequent class 3<br>multiply pipe<br>instruction | Delay(Clocks) for a<br>subsequent class 4<br>multiply pipe<br>instruction |
|-------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|
| WSAD              | 2                                                                         | 2                                                                         | 1                                                                         | 1                                                                         |
| WACC              | 1                                                                         | 1                                                                         | 1                                                                         | 1                                                                         |
| WMUL              | 2                                                                         | 2                                                                         | 1                                                                         | 1                                                                         |
| WMADD             | 2                                                                         | 2                                                                         | 1                                                                         | 1                                                                         |
| WMAC              | 2                                                                         | 2                                                                         | 1                                                                         | 1                                                                         |
| TMIA              | 3                                                                         | 3                                                                         | 2                                                                         | 2                                                                         |
| TMIAPH            | 2                                                                         | 2                                                                         | 1                                                                         | 1                                                                         |
| TMIAxy            | 2                                                                         | 2                                                                         | 1                                                                         | 1                                                                         |

WSAD, TMIA, TMIAxy, TMIAPH execute in both the Main Execution pipeline and the Multiplier pipeline. See Section 3.3.2.5 for more details

#### 3.3.2.3 Memory Control Pipeline

The Memory Control pipeline is responsible for coordinating the Load/Store activity with the Intel® XScale<sup>TM</sup> microarchitecture. The external interface to memory is 32-bits so the 64-bit Load/Store issued by the Wireless MMX<sup>TM</sup> technology device are sequenced as two 32-bit Load/Stores to memory. This is transparent to end users and is already factored into the result latencies show in Table 3-1 on page 18. After the Wireless MMX<sup>TM</sup> technology device issues the 64-bit memory transaction, it must buffer the data until the two 32-bit half transactions are complete. Currently, there are two 64-bit buffer slots for Load operations and one 64-bit buffer slot available for Store transactions. If the memory buffer is currently empty, the Memory pipeline resource-availability delay is only one clock. However, if the buffer is currently full due to a sequence of memory transactions, the next instruction must wait for space in the buffer. The resource availability delay in this case is two cycles. This is summarized in Table 3-5 on page 22.



Table 3-5. Resource Availability Delay for the Memory Pipeline

| Instructions | Delay(Clocks) | Condition                                                                |
|--------------|---------------|--------------------------------------------------------------------------|
| WLDRD        | 1             | Two loads not already outstanding                                        |
| WSTRD        | 2             |                                                                          |
| WLDRD        | 3+M           | Two loads already outstanding (M is delay for main memory if cache miss) |

The buffering in the Memory pipeline allows two Load transactions to be issued sequentially without incurring a penalty (stall). More than two outstanding Load transactions causes a stall and loss in performance.

#### 3.3.2.4 Coprocessor Interface Pipeline

The coprocessor Interface pipeline also contains buffering to allow multiple outstanding MRC/MRRC operations. The coprocessor interface pipeline can continue to accept MRC and MRRC instructions every cycle until its buffers are full. Currently there is sufficient storage in the buffer for either four MRC data values (32-bit) or two MRRC data values (64-bit). Table 3-6 shows a summary of the resource availability delay for the coprocessor interface.

Table 3-6. Resource Availability Delay for the Coprocessor Interface Pipeline

| Instructions | Delay(Clocks) | Condition    |
|--------------|---------------|--------------|
| TMRC, TMRRC  | 1             | Buffer Empty |
| TMRC, TMRRC  | 2             | Buffer Full  |

There is also an interaction between TMRC/TMRRC and any instructions in the core that utilize the MAC unit of the core. For optimum performance, the MAC unit in the core should not be used adjacent to TMRC instructions as they both share the route back to the core register file.

#### 3.3.2.5 Multiple Pipeline Instructions

The WSAD, TMIA, TMIAPH and TMIAxy instructions execute in both the main execution pipeline and the multiplier pipeline. The instruction executes one cycle in the execution pipeline and the rest in the multiplier pipeline. The WSAD, TMIA, TMIAPH, TMIAxy instructions will always issue without stalls to the Execution pipeline (see Section ). The availability of the multiplier pipeline depends on a previous instruction that was using the multiply resource. If the previous instruction was a TMIA, there is an effective resource availability of two cycles.

## 3.4 Instruction Scheduling

Figure 3-2 on page 23 summarizes how the instruction execution maps onto hardware resource. The figure shows an X where an instruction executes in a particular pipeline stage for 1 cycle. The diagram shows an X' where it occupies the pipeline stage for multiple cycles. An R in the diagram indicates the position in the pipeline where the result from that instruction becomes available for forwarding to other instructions and an R' indicates that the result is available for limited forwarding inside the multiplier. This summary used in conjunction with the latency information and scheduling detail described in this section lets you write optimal Wireless MMX<sup>TM</sup> technology code sequences.



Figure 3-2. Instruction Schedule Summary



23



## 3.4.1 Increasing Load Throughput on Wireless MMX<sup>TM</sup> Technology

The same load transactions constraints in Intel® XScale $^{TM}$  microarchitecture are in the Wireless  $MMX^{TM}$  technology. The considerations reviewed using the Intel® XScale $^{TM}$  microarchitecture instructions are re-illustrated in this section using the Wireless  $MMX^{TM}$  instruction set. The primary observations with load transactions are:

- The buffering in the Memory pipeline allows two Load Double transactions to be outstanding without incurring a penalty (stall).
- Back-to-Back WLDRD instructions will incur a stall, Back-to-Back WLDR(BHW) instructions will not incur a stall
- The WLDRD requires 4 cycles to return the DWORD assuming a cache hit, Back-to-Back WLDR (BHW) require 3 cycles to return the data.

The overhead on issuing load transactions can be minimized by instruction scheduling and load pipelining. In most cases it is straightforward to interleave other operation to avoid the penalty with Back-to-Back LDRD instructions. In the following code sequence three WLDRD instructions are issued back-to-back incurring a stall on the second and third instruction.

```
WLDRD wR3,[r4],#8
WLDRD wR5,[r4],#8 @ STALL
WLDRD wR4,[r4],#8 @ STALL
WADDB wR0,wR1,wR2
WADDB wR0,wR0,wR6
WADDB wR0,wR0,wR7
```

The same code sequence is reorganized to avoid a back-to-back issue of WLDRD instructions.

```
WLDRD wR3,[r4],#8
WADDB wR0,wR1,wR2
WLDRD wR4,[r4],#8
WADDB wR0,wR0,wR6
WLDRD wR5,[r4],#8
WADDB wR0,wR0,wR7
```

Always try to separate 3 consecutive WLDRD instructions so that only 2 are outstanding at any one time and the loads are always interleaved with other instructions.

```
WLDRD wR0, [r2] , #8
WZERO wR15
WLDRD wR1, [r4] , #8
SUBS r3, r3, #8
WLDRD wR3, [r4] , #8
```

Always try to interleave additional operations between the load instruction and the instruction which will first use the data.



```
WLDRD wR0, [r2] , #8
WZERO wR15
WLDRD wR1, [r4] , #8
SUBS r3, r3, #8
WLDRD wR3, [r4] , #8
SUBS r4, r4, #1
WMACS wR15, wR1, wR0
```

### 3.4.2 Scheduling the WMAC Instructions

The issue latency of the WMAC instruction is one cycle and the result and resource latency is two cycles. The second WMAC instruction in the following example stalls for one cycle due to the two cycle resource latency.

```
WMACS wR0, wR2, wR3
WMACS wR1, wR4, wR5
```

The WADD instruction in the following example stalls for three cycles due to the dependency of the source operands. (refer to section 6.3.1 Data Hazards)

```
WMACS wR0, wR2, wR3
WADDHSS wR1, wR0, wR2
```

It is often possible to interleave instructions and effectively overlap their execution with multicycle instructions that utilize the multiply pipe-line. The 2-cycle WMAC instruction may be easily interleaved with operations which do not utilize the same resources:

```
WMACS wR14, wR2, wR3
WLDRD wR3, [r4], #8
WMACS wR15, wR1, wR0
WALIGNI wR5, wR6, wR7, #4
WMACS wR15, wR5, wR0
WLDRD wR0, [r3], #8
```

In the above example, the WLDRD and WALIGNI instructions do not incur a stall since they are utilizing the memory and execution pipelines respectively and there are no data dependencies.

When utilizing both Intel® XScale<sup>TM</sup> microarchitecture and Wireless MMX<sup>TM</sup> technology execution resources, it is also possible to overlap the multi-cycle instructions. The ADD instruction in the following example executes with no stalls.

```
WMACS wR14, wR1, wR2
ADD R1, R2, R3
```

Refer to the *Intel*® *XScaleTM Microarchitecture Programmers Reference Manual* for more information on instruction latencies for various multiply instructions. The multiply instructions should be scheduled taking into consideration their respective instruction latencies.



#### 3.4.3 Scheduling the TMIA Instruction

The issue latency of the TMIA instruction is one cycle and the result and resource latency are two cycles. The second TMIA instruction in the following example stalls for one cycle due to the two cycle resource latency.

```
TMIA wR0, r2, r3
TMIA wR1, r4, r5
```

The WADD instruction in the following example stalls for four cycles due to the dependency of the source operands. (refer to section 6.3.1 Data Hazards)

```
TMIA wR0, r2, r3 WADDHUS wR1, wR0, wR2
```

Refer to the *Intel*® *XScaleTM Microarchitecture Programmers Reference Manual* for more information on instruction latencies for various multiply instructions. The multiply instructions should be scheduled taking into consideration their respective instruction latencies.

### 3.4.4 Scheduling the WMUL and WMADD Instructions

The issue latency of the WMUL and WMADD instructions is one cycle and the result and resource latency are two cycles. The second WMUL instruction in the following example stalls for one cycle due to the two cycle resource latency.

```
WMULUM wR0, wR1, wR2
WMULSL wR3, wR4, wR5
```

The WADD instruction in the following example stalls for three cycles due to the dependency of the source operands. (refer to section 6.3.1 Data Hazards)

```
WMULUM wR0, wR1, wR2
WADDHUS wR1, wR0, wR2
```

### 3.4.5 Use of Auxiliary Registers

The auxiliary registers are designed to hold constants that are invariant across the life-time of an inner loop calculation. For this reason values loaded into the auxiliary registers are not forwarded to data operations. The intended use of the registers is that the shift or alignment offset is loaded into a wCGRn register before the main loop is entered and then the shift or alignment offset is used repeatedly inside the loop without it changing. If the value in a wCGRx register is changed and an instruction immediately afterwards tries to use the loaded value then the coprocessor stalls until the loaded value has reached the control register file.



## 3.5 SIMD Optimization Techniques

The Single Instruction Multiple Data, (SIMD) architecture provided by the Wireless MMX<sup>TM</sup> technology enables us to exploit the inherent parallelism found in the wide domain of multimedia and communication applications. The most time-consuming code sequences have certain characteristics in common:

- Operations are performed on small native data types (8-bit pixels, 16-bit voice, 32-bit audio)
- Regular and recurring memory access patterns, usually data independent
- · Localized, recurring computations performed on the data
- Compute-intensive processing

The following sections illustrate how the rules for writing fast sequences of Wireless MMX<sup>TM</sup> instructions that can be applied to the optimization of short loops.

## 3.5.1 Software Pipelining

Software pipelining or loop unrolling is a well known optimization technique where multiple calculations are executed with each loop iteration. The disadvantages of applying this technique include: Increases in code size for critical loops, and restrictions on the minimum and multiples of taps or samples

The obvious advantage is in reduced cycle consumption. Overhead from loop exit testing may be reduced, load-use stalls may be minimized (and in some cases eliminated completely), and instruction scheduling opportunities may be created and exploited.

To illustrate the need for software pipe-lining, lets consider a key kernel of Wireless MMX<sup>TM</sup> code that is central to many signal-processing algorithms, the real block Finite-Impulse-Response (FIR) filter. A real block FIR filter operates on two real vectors c(i) and x(i) and produces and output vector y(n). The vectors are represented for Wireless MMX<sup>TM</sup> technology programming as arrays of 16-bit integers of some length N. The real FIR filter is represented by the equation,

$$y(n) = \sum_{i=0}^{L-1} c_i \cdot x(n-i), \quad \forall 0 \le n \le N-1$$

or, in C-code,

```
for (i = 0; i < N; i++) {
    s = 0;
    for (j = 0; j < T; j++) {
    s += a[j]*x[i-j]);
    }
    y[i] = round (s);
}</pre>
```



The WMAC instruction is utilized for this calculation and provides for four parallel 16-bit by 16-bit multiplications with accumulation. The first level of unrolling is a direct function of the four-way SIMD instruction that is used to implement the filter.

The C-code for the real block FIR filter is re-written to illustrate that 4-taps are computed for each loop iteration (refer to Example 3-1).

#### Example 3-1. C-Code for FIR Filter with Loop-Unrolling for 8-taps per iteration.

```
for (i = 0; i < N; i++) {
    s0= 0;
    for (j = 0; j < T/4; j++4) {
        s0 += a[j]*x[i+j];
        s0 += a[j+1]*x[i+j+1];
        s0 += a[j+2]*x[i+j+2];
        s0 += a[j+3]*x[i+j+3];
    }
    y[i] = round (s0);
}</pre>
```

The direct assembly code implementation of the inner loop illustrates clearly that optimum execution has not been accomplished. In Example 3-2 the code sequence has several undesirable stalls. The back-to-back LDRD instructions incur a 1 cycle stall, the load-to-use penalty incurs a 3 cycle stall. In addition, the loop overhead is high with 2 cycles being consumed for every 4-taps.

#### Example 3-2. Assembly Code for FIR Filter for 4-taps per iteration.

```
; Pointers r0 -> val , r1 -> pResult, r2 -> pTapsQ15 r3 -> tapsLen

WZERO wR15
Loop_Begin:
    WLDRD wR0, [r0], #8
    WLDRD wR1, [r1], #8
    WMACS wR2, wR1, wR0
    SUBS r3, r3, #4
    BNE Loop_Begin
```

The parallelism of the filter may be exposed further by unrolling the loop to provide for 8-taps per iteration. In the following code sequence, the loop has been unrolled once allowing several load-to-use stalls to be eliminated. The loop overhead has also been further amortized reducing it from two cycles for every four taps to 2 cycles for every 8 taps (see Example 3-3 on page 29). There is still a single load-to-use stall present between the second WLDRD instruction and the second WMACS instruction within the inner loop.



#### Example 3-3. FIR Filter with Loop-Unrolling for 8-taps per iteration.

```
@Pointers r0 -> val , r1 -> pResult, r2 -> pTapsQ15 r3 -> tapsLen
      WLDRD
               wR0, [r0], #8 @ Load first 4 input samples
      WLDRD
               wR1, [r2], #8 @ Load first 4 coefficients
      WZERO
               wR15
      MI'DBD
               wR2, [r0], #8 @ Load next 4 input samples
Loop_Begin:
      WLDRD
               wR3, [r2], #8
                              @ Load next 4 coefficients
      WMACS
               wR15,wR0,wR1
      WLDRDNE wR0, [r0], #8 @ Load 4 input samples
               r3,r3,#8
      SUBS
      WLDRDHS wR2, [r2], #8
      WMACS
               wr8, wr1, wr3
      WLDRDHS
               wr1, [r1], #8
               Loop_Begin
      BHS
```

#### 3.5.1.1 General Remarks on Software Pipelining

In the example for the real block FIR filter, two copies of the basic sequence of code were interleaved eliminating all but one of the stalls. The throughput for the sequence went from 9 cycles for every four taps to 8 cycles for every 8 taps. This corresponds to a throughput of 1 cycle per tap represents a 2X throughput improvement.

It is useful to define a metric to describe the number of copies of a basic sequence of instructions which need to be interleaved in order to remove all stalls. We can call this the interleave factor, k. The real block FIR filter requires k=2 to eliminate all possible stalls primarily because it is a small sequence which must take into account the long load-to-use latency. In practice, k=2 is sufficient for most loops encountered in real applications. This is fortunate because each interleaving requires its own set of temporary registers and with some algorithms interleaving with k=3 is not possible. A good rule of thumb is to try k=2 first, as it will usually be the right choice.

## 3.5.2 Multi-Sample Technique

The Multi-sample optimization technique provides for calculating multiple outputs with each loop iteration similar to loop unrolling. The disadvantages of applying this technique include, increases in code size for critical loops. Restrictions on the minimum and multiples of taps or samples are also imposed. The obvious advantage is in reduced cycle consumption.

- Memory bandwidth is reduced by data re-use.
- Load-to-Use stalls may be easily eliminated with scheduling.
- Multi-cycles may be interleaved with other instructions

The C-code for the N-Sample, T-Tap block FIR filter is also used to illustrate the multi-sample technique.



#### Example 3-4. C-Code for FIR Filter with Multiple Samples for 8-taps per iteration

```
for (i = 0; i < N; i++4) {
    s0=s1=s2=s3=0;
    for (j = 0; j < T/4; j++4) {
        s0 += a[j]*x[i-j];
        s1 += a[j]*x[i-j+1];
        s2 += a[j]*x[i-j+2];
        s3 += a[j]*x[i-j+3]);
    }
    y[i] = round (s0);
    y[i+1] = round (s1);
    y[i+2] = round (s2);
    y[i+3] = round (s3);
}</pre>
```

In the inner loop, we are calculating four output samples using the adjacent data samples x(n-i), x(n-i+1), x(n-i+2) and x(n-i+3). The output samples y(n), y(n+1), y(n+2), and y(n+3) are assigned to four 64-bit Wireless MMX<sup>TM</sup> technology registers. In order to obtain near ideal throughput, the inner loop is unrolled to provide for 8 taps for each of the four output samples per loops iteration.

#### Example 3-5. Assembly for FIR Filter with Multiple Samples and 8-taps per iteration

```
; ** Update pointers,
Outer_Loop:
     ; ** Update pointers,zero accumulators and prime the loop with DWORD loads
   WLDRD
            wR1, [R1], #8 ; Load first 4 input samples
   WZERO
           wR15
   WLDRD
           wR0, [R1], #8 ; Load even groups of 4
                            ; input samples
   WZERO
            wR14
           wR8, [R2], #8; Load first 4 coefficients
   WLDRD
   WZERO
            wR13
   WZERO
            wR12
InnerLoop:
   ; ** Executes 8-Taps for each four outputs samples
   ; y(n), y(n+1), y(n+2), y(n+3)
   SUBS
           RO ,RO , #8
                             ; Decrement loop counter
   WMACS wR15,wR8 , wR0
                             ; y(n) +=
   WALIGNI wR3 ,wR1 , wR0, #2
   WMACS wR14, wR8, wR3; y(n+1) +=
   WALIGNI wR3 ,wR1 , wR0, #4
```



```
WMACS
               wR13,wR8 , wR3
                                  ; y(n+2) +=
      WLDRD
               wR0, [R1], #8
                                  inext 4 input samples
      WALIGNI wR3 ,wR1 , wR0, #6
               wR9, [R2], #8
      WLDRD
                                  ; odd groups of 4 coeff.
              wR12,wR8 , wR3
      WMACS
                                  y(n+3) +=
      WALIGNI wR3 ,wR0 , wR1, #2
      WALIGNI wR4 ,wR0 , wR1, #4
      WMACS
               wR15,wR9 , wR1
                                  ; y(n) +=
      WALIGNI wR5 ,wR0 , wR1, #6
      WMACS wR14,wR9 , wR3
                                y(n+1) +=
              wR1, [R1], #8
      WLDRD
                                  ; even groups of 4 inputs
      WMACS
               wR13,wR9 , wR4
                                  y(n+2) +=
              wR8, [R2], #8
      WLDRD
                                 ; even groups of 4 coeff.
               wR12,wR8 , wR5
      WMACS
                                 y(n+3) +=
               Inner_Loop
      BNE
      ; ** Outer loop code calculates the last four taps for
      ; y(n), y(n+1), y(n+2), y(n+3)**
      ; ** Store results
BNE Outer_Loop
```

#### 3.5.2.1 General Remarks on Multi-sample Technique

In the example for the real block FIR filter, four outputs are computed simultaneously in the same inner loop. This has allowed the re-use of coefficients and sample data loaded into the register for computation of the first output to be used for the computation of the next three outputs. The interleave factor is set at k=2, which results in the elimination of load-to-use stalls. The throughput for the sequence is 20 cycles for every 32 taps, or 0.625 cycles per tap. This represents near ideal utilization of the execution resources.

The multi-sample technique may be applied whenever the same data is being utilized for multiple calculations. The large register file on Wireless MMX<sup>TM</sup> technology facilitates this approach and a number of variations are possible.

## 3.5.3 Register File Usage

With the large register file of the Wireless MMX<sup>TM</sup> technology it is possible to store large data structures in the register file and reduce memory load traffic. For example, in Figure 3-3 on page 32 the register file is used to store the 8x8 pixel macroblock during a video encode motion search. Even with the macroblock loaded into the register file there are still eight 64-bit registers still available for use in the motion search.





Figure 3-3. Loading an 8x8 Macro Block in the Register File During Video Motion Estimation

### 3.5.4 Data Alignment Techniques

The exploitation of the data parallelism present in multimedia algorithms is accomplished by executing the same operation on different elements in parallel. This is accomplished by packing several data elements into a single register and using the packed data instructions provided by the Wireless MMX<sup>TM</sup> technology.

An important guideline for achieving optimum performance is always to align memory references. This means that an N-byte memory read or write should always be on an N-byte boundary. In some applications it is easy to align data so that all of the reads and writes are aligned. In other cases it is more difficult because an algorithm naturally reads data in a misaligned fashion. A couple of examples of this include the single-sample FIR and video motion estimation.

The Wireless MMX<sup>TM</sup> technology provides a mechanism for reducing the overhead associated with the classes of algorithms which require data to be accessed on 32-bit, 16-bit, or 8-bit boundaries. The WALIGNI instruction is useful when the sequence of alignment is known beforehand as with the single-sample FIR filter. The WALIGNR instruction is useful when sequence of alignments are calculated when the algorithm executes as with the fast motion search algorithms used in video compression. Both of these instructions operate on register pairs which may be effectively ping-ponged with alternate loads reducing the alignment overhead significantly.

The following code sequence illustrates how to set-up an unaligned array access. The procedure involves loading one of the general purpose registers on Wireless MMX<sup>TM</sup> technology with the lower 3-bits of the address pointer and then clearing the LSB's so that future accesses to the array are on a 64-bit boundary.

```
;r0 -> pointer to misaligned array.
AND r7,r0,#7
TMCR wCGR1, r7
BIC r1, r1, #7 @ r1 psrc 64 bit aligned
```



Following the initial setup for alignment, the data can now be accessed, aligned, and presented to the execution resources.

```
WLDRD wR0, [r0]
WLDRD wR1, [r0,#8]
WALIGNR1 wR4, wR0, wR1
```

In the above code sequence it is also necessary to interleave additional operations to avoid the back-to-back WLDRD and load-to-use penalties

## Intel<sup>®</sup> Wireless MMX<sup>TM</sup> Technology Optimization Techniques





## Porting Existing Code

The re-use of existing  $MMX^{TM}$  technology and integer SSE code is encouraged since algorithm mapping to Wireless  $MMX^{TM}$  technology may be significantly accelerated. This section provides guidelines and examples which highlights some of the differences to watch for when porting existing code sequences.

## 4.1 Instruction set Mapping

Wireless MMX $^{TM}$  technology provides equivalent functionality to all the Intel® MMX $^{TM}$  instructions and integer instructions from SSE instruction group. This group of instructions is targeted to accelerate software performance in applications that use video and 3D rasterization, video encoding, and decoding on blocks of data, as well as a wide variety of signal processing algorithms. Table 4-1summarizes the MMX $^{TM}$  technology instructions mapping for Wireless MMX $^{TM}$  technology and the types of operations they perform. The Wireless MMX $^{TM}$  technology mapping of the integer SSE instructions are summarized in Table 4-2 on page 36.

Table 4-1. Providing the functionality of Wireless MMX<sup>TM</sup> technology

| Wireless MMX <sup>TM</sup><br>technology | MMX <sup>TM</sup> technology            | Options                                   | Description                                                                                                                     |
|------------------------------------------|-----------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| WADD{b/h/w} WSUB{b/h/w}                  | PADD{b/w/d}<br>PSUB{b/w/d}              | Wraparound, and saturate.                 | Add or subtract eight bytes, four 16-<br>bit half-words, or two 32-bit words                                                    |
| WCMPEQ{b/h/w}<br>WCMPGT{b/h/w}           | PCMPEQ{b/w/d}<br>PCMPGT{b/w/d}          | Equal to or greater than                  | Compare eight bytes, four 16-bit half-words, or two 32-bit elements in parallel. Result is mask of 1's if true or 0's if false. |
| WMUL{L}<br>WMUL{H}                       | PMULLW<br>PMULHW                        | Result is high or low order bits          | Multiply four signed 16-bit words in parallel. Low-order or high order 16-bits of 32-bit result are produced.                   |
| WMADD                                    | PMADDWD                                 | Half-word to word conversion              | Multiply add four 16-bit words in parallel and add                                                                              |
| WSRA{h/w} WSLL{h/w/d} WSRL{h/w/d}        | PSRA{w/d}<br>PSLL{w/d/q}<br>PSRL{w/d/q} | Shift count in data or auxiliary register | Shift arithmetic right, logical right and left of 4 half-words, 2 words, or the full 64-bit double-word, in parallel            |
| WUNPCKIL{b/h/w}<br>WUNPCKIH{b/h/w}       | PUNPCKL{bw/wd/dq}<br>PUNPCKH{bw/wd/dq}  |                                           | Interleave and merge eight bytes, four 16-bit halfwords, words, or two 32-bit words                                             |
| WPACK{h/w}{SS} WPACK{h/w}{US}            | PACKSS{wb/dw} PACKUS{wb/dw}             | Always saturate                           | Pack double-words to words or words to bytes                                                                                    |
| WAND, WANDN<br>WOR, WXOR                 | PAND<br>POR                             |                                           | 64-bit logical operations                                                                                                       |
| WMOV/WLDR                                | MOV{d/q}                                |                                           | Move or load a 64-bit register.                                                                                                 |



Table 4-2. Providing the Functionality of SSE Technology

| Wireless MMX <sup>TM</sup><br>technology | MMX <sup>TM</sup> technology | Options                                                                          | Comments                                                                                                                           |
|------------------------------------------|------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| WMAX{b,h,w} WMIN{b,h,w}                  | PMAX{b,w} PMIN{b,w}          | Signed or unsigned operands                                                      | Vector maximum/minimum selection between elements in two registers.                                                                |
| TMOVMSK{b,h,w}                           | PMOVMSKB                     | Wireless MMX <sup>TM</sup><br>technology<br>provides 8-bit and<br>32-bit options | Transfers the most significant bit of each SIMD field of a Wireless MMX <sup>TM</sup> technology register to an ARM* register      |
| WAVG2{b,h}                               | PAVG{b,w}                    | Rounding option by +1 or +2.                                                     | Two element average on eight unsigned vectors of 8-or 16-bit data                                                                  |
| TINSR{b,h,w}                             | PINSRW                       | Wireless MMX <sup>TM</sup><br>technology<br>provides 8-bit and<br>32-bit options | Transfers and inserts 8-/16-/32-bit data from an ARM* register to a field in a Wireless MMX <sup>TM</sup> technology data register |
| TEXTRM{b,h,w}                            | PEXTRW                       | Wireless MMX <sup>TM</sup><br>technology<br>provides 8-bit and<br>32-bit options | Extracts and transfers an 8-/16-/32-bit field from a Wireless MMX <sup>TM</sup> technology data register to an ARM* register       |
| WROR{h,w,d}                              | PROR{w,d,q}                  | Shift count in data or auxiliary register                                        | Rotate right of 4 half-words, 2 words, or the full 64-bit double-word, in parallel                                                 |
| WSAD{B,W}                                | PSAD{b,w}                    |                                                                                  | Performs sum-of-absolute-differences on unsigned vectors of 8- or 16-bit data.                                                     |
| WSHUFH                                   | PSHUFW                       |                                                                                  | Shuffles 16-bit data values specified by an 8-bit immediate                                                                        |

## 4.1.1 Intel® XScale<sup>TM</sup> microarchitecture Media Instructions

The Intel® 80200 processor introduced a DSP coprocessor to the architecture for the purpose of increasing performance and the precision of audio processing algorithms. This coprocessor introduced several new instructions which use a 40-bit accumulator. The Wireless MMX<sup>TM</sup> technology mapping of the multiply with internal accumulate instruction provides the same functionality but extends the precision by using a 64-bit accumulator. The MIA instruction group all use the ARM\* core registers for source operands and a Wireless MMX<sup>TM</sup> technology data register for the accumulation. The Wireless MMX<sup>TM</sup> technology mapping of the multiply accumulate instructions are summarized in Table 4-3 on page 37.



Table 4-3. Wireless MMX<sup>TM</sup> technology Mapping of Intel® XScale<sup>TM</sup> microarchitecture Instructions

| Wireless MMX <sup>TM</sup><br>technology | Intel® XScale <sup>TM</sup><br>microarchitecture | Differences                                                               | Comments                                                                                                   |
|------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| ТМІА                                     | MIA                                              | Wireless MMX <sup>TM</sup><br>technology provides a<br>64-bit accumulator | Performs multiply-accumulate using signed 32-bit operands from the two source ARM* Core registers          |
| TMIAxy                                   | MIAxy                                            | Wireless MMX <sup>TM</sup><br>technology provides a<br>64-bit accumulator | Performs a 16-bit multiply-<br>accumulate using two signed<br>operands from the ARM* Core<br>registers     |
| TMIAPH                                   | ТМІАРН                                           | Wireless MMX <sup>TM</sup><br>technology provides a<br>64-bit accumulator | Performs multiply-accumulate<br>using signed 16-bit operands<br>from the two source ARM* Core<br>registers |

# 4.2 General Guidelines for Porting MMX<sup>TM</sup> technology and Integer SSE Code to Wireless MMX<sup>TM</sup> technology

The target pipeline and the instruction set architecture is different for Wireless MMX<sup>TM</sup> technology, so changes may be required for optimal mapping. Considerations while porting code include:

- Wireless MMX<sup>TM</sup> technology provides 3 operand instructions 2 source operand and 1 destination operand so destructive write operations are not necessary.
- Wireless MMX<sup>TM</sup> technology provides a larger 16x64-bit register file rather than the 8 registers supplied by MMX<sup>TM</sup> technology. This allows more intermediate values to be stored in the register file.
- Instruction latencies Instruction latencies are different with Wireless MMX<sup>TM</sup> technology Always look at the scheduling of instructions, especially the load/store and multi-cycle instructions.
- Instruction Pairing MMX<sup>TM</sup> technology interleaves with x86 to reduce stalls. May need to
  alter the pairing of instructions in some cases on Wireless MMX<sup>TM</sup> technology and provide
  appropriate interleaving with Intel® XScale<sup>TM</sup> microarchitecture instructions
- Operand Alignment DWORD load/store requires 64-bit alignment. The pointers must be on a 64-bit boundary to avoid an exception, become familiar with Wireless MMX<sup>TM</sup> technology alignment capability to handle algorithms which naturally operate on 8-bit, 16-bit, or 32-bit boundaries.
- Memory Latency Software Pipelining is influenced by the specific product.

The following sections address some of the aspects of porting code sequences which are directly related to the differences in the instruction set architecture.



## 4.3 Wireless MMX<sup>TM</sup> technology and MMX<sup>TM</sup> technology/SSE Programming models

The Wireless MMX<sup>TM</sup> technology implements a register-to-register or load-store architecture in which memory can only be accessed with load and store instructions. In contrast, the x86 implements a register-memory architecture with memory references in the instructions being permitted. This restricts the number of registers used in the encoding for the integer MMX<sup>TM</sup> technology and SSE technology instructions and often requires a register move instruction to be used since a source operand is destroyed as a result of the operation.

The following sections address some of the aspects of porting code sequences which are directly related to the differences in the instruction set architecture.

## 4.3.1 Instruction Syntax Differences

The  $MMX^{TM}$  technology and SSE instructions use different designators for data types and also have some variation in the suffixes. A typical  $MMX^{TM}$  technology instruction has this syntax:

Prefix: P for Packed

Instruction operation: for example – ADD, CMP, or XOR

Suffix:

- --US for Unsigned Saturation
- --S for Signed saturation
- --B, W, D, Q for the data type: packed byte, packed word, packed double-word, or quadword.

Instructions that have different input and output data elements have two data-type suffixes. For example, the conversion instruction converts from one data type to another. It has two suffixes: one for the original data type and the second for the converted data type.

A typical Wireless MMX<sup>TM</sup> instruction has this syntax:

Prefix: W for Wireless MMX<sup>TM</sup> technology data operations

Instruction operation: for example – ADD, CMP, or XOR

Suffix:

- --US for Unsigned Saturation
- --SS for Signed saturation
- --B, H, W, D for the data type: packed byte, packed word, packed double-word, or quadword.

This is an example of an instruction mnemonic syntax for a packed addition with saturation for 16-bit signed elements:

Wireless MMX<sup>TM</sup> Instructions

MMX<sup>TM</sup> technology Instructions

WADDHUS

**PADDUSW** 



W = Packed

**ADD** = the instruction operation

 $\mathbf{H} = \text{Half-word} (16\text{-bit})$ 

**US** = Unsigned Saturation

 $\mathbf{P} = \text{Packed}$ 

ADD = the instruction operation

**US** = Unsigned Saturation

W = Word (16-bit)

Table 4-4 shows the different data type naming conventions used for Wireless MMX<sup>TM</sup> technology and MMX<sup>TM</sup> technology.

Table 4-4. ARM\* to IA-32 Data Type Name Mapping

| Data Size | Wireless MMX <sup>TM</sup><br>technologyName | MMX <sup>TM</sup><br>technology/SSE<br>Name |
|-----------|----------------------------------------------|---------------------------------------------|
| 8         | Byte                                         | Byte                                        |
| 16        | Half-Word                                    | Word                                        |
| 32        | Word                                         | Double Word                                 |
| 64        | Double Word                                  | Quad Word                                   |

#### 4.3.2 Instruction Format Differences

The Wireless MMX<sup>TM</sup> technology provides encoding for three registers unlike the MMX<sup>TM</sup> technology instructions which provide for only two registers. The general format for Intel Architecture (IA) instructions is as follows:

OPERATION operand1, operand2

Operand 1 is always the destination operand in addition to being a source operand. For example, in

PADDSW mm0, mm1

the contents of mm0 are added to mm1 and placed in mm0. The Wireless MMX<sup>TM</sup> technology format is different in that three operands are available. The general format for Wireless MMX<sup>TM</sup> instructions is as follows:

OPERATION operand3, operand1, operand2

Operand3 is always the destination operand and may be different from the source operands. For example, with the equivalent packed add instruction with Wireless MMX<sup>TM</sup> technology,

WADDHSS wR2, wR0, wR1

the contents of wR0 are added to wR1 and placed into wR2.

#### 4.3.2.1 Eliminate MOV Instructions

Since the destination registers may be different from the source registers when converting  $MMX^{TM}$  technology code to Wireless  $MMX^{TM}$  technology, most MOV instructions used to duplicate operands can be eliminated from the instruction sequence. For example, the  $MMX^{TM}$  technology code sequence,

MOVQ mm2, mm0 PADDSW mm0, mm1



copies the contents of mm0 prior to doing the addition operation. The equivalent Wireless MMX<sup>TM</sup> instructions allows the contents of the source operand registers to be preserved.

WADDHSS wR2, wR0, wR1

#### 4.3.2.2 Separate Load & Store Instructions from Operations

One of the most critical items to notice when converting existing code sequences is that the  $MMX^{TM}$  technology and SSE instruction set is that Wireless  $MMX^{TM}$  technology is register-memory architecture where Wireless  $MMX^{TM}$  technology has three registers and separate load and store instructions.

| Sample Wireless MMX <sup>TM</sup> Instructions | Sample MMX <sup>TM</sup> technology<br>Instructions |
|------------------------------------------------|-----------------------------------------------------|
| WADDHSS wRd, wRn, wRm                          | PADDSSW mm, mm/mm64                                 |
| WSUBHSS wRd, wRn, wRm                          | PSUBSSW mm, mm/mm64                                 |

Code sequences in  $MMX^{TM}$  technology need to have MOV instructions associated with the destructive register behavior removed to improve throughput, and any instruction using memory references in  $MMX^{TM}$  technology with require an explicit load in Wireless  $MMX^{TM}$  technology.

#### 4.3.3 Shift Instruction Differences

The Wireless MMX<sup>TM</sup> technology shift instructions do not support a shift by immediate form. The logical and arithmetic shift instructions provide two options for implementation. They may either use a data or auxiliary register to hold the shift operand. The MMX<sup>TM</sup> technology shift instructions provide options to have the shift count in either a register or an immediate.

| Sample Wireless MMX <sup>TM</sup> Instruction | Sample MMX <sup>TM</sup> technology<br>Instruction |
|-----------------------------------------------|----------------------------------------------------|
| WSRL <h,w,d> wRd, wRn, wRm</h,w,d>            | PSRA[w/d/q] mm,mm/mm64                             |

Code sequences in MMX<sup>TM</sup> technology need to have any shift by immediate instructions altered to provide the shift count in either a data or general purpose register.

## 4.3.4 Multiply-Accumulate Instructions

The Wireless MMX<sup>TM</sup> technology instruction set includes additional useful processing capabilities beyond the MMX<sup>TM</sup> technology and SSE integer instructions. The most common instructions to become familiar with are the high precision multiply-accumulate group. The WMAC, TMIA, TMIAxy, and TMIAPH instructions should always be evaluated for replacement of critical inner loops for image, graphics, audio, voice and typical signal processing functions.

The typical  $MMX^{TM}$  technology sequence for implementing a multiply-accumulate is the combination of the PMADD and PADD instructions where Wireless  $MMX^{TM}$  technology combines these with higher precision into a single instruction.



| Sample Wireless MMX <sup>TM</sup> Instructions | Sample MMX <sup>T</sup><br>Instructions | <sup>ГМ</sup> technology |
|------------------------------------------------|-----------------------------------------|--------------------------|
| WMAC wRd, wRn, wRm                             | PMADDWD                                 | mm, mm/mm64              |

Code sequences converted to Wireless MMX<sup>TM</sup> technology benefits from the increased precision and in some cases allow you to eliminate any pre-scaling sequences otherwise needed to perform work within the limits of 32-bit arithmetic.

## 4.4 Examples of Porting MMX<sup>TM</sup> Technology & SSE Code Sequences

The following sections provide several examples of converting exiting code sequences.

## 4.4.1 Unsigned Unpack Example

The Wireless  $MMX^{TM}$  technology provides instructions for unpacking 8 bit, 16 bit, or 32 bit data and either sign-extending or zero extending. The  $MMX^{TM}$  technology provides several instructions that pack and unpack data in the  $MMX^{TM}$  technology registers. The unpack instructions can be used to zero-extend an unsigned number. Example 4-1 assumes the source is a packed-halfword (16-bit) data type.

The unsigned unpack replaces the MMX<sup>TM</sup> technology sequence, shown in Example 4-1.

## Example 4-1. Unsigned Unpack MMX<sup>TM</sup> technology to Wireless MMX<sup>TM</sup> Technology Conversion

| Wireless MMX <sup>TM</sup> Instructions    | MMX <sup>TM</sup> technology Instructions                 |
|--------------------------------------------|-----------------------------------------------------------|
| Input: wR0 : Source Value                  | Input: mm0 : Source Value mm7 : 0                         |
| WUNPCKELUH wR1, wR0<br>WUNPCKEHUH wR2, wR0 | MOVQ mm1, mm0<br>PUNPCKLWD mm0, mm7<br>PUNPCKHWD mm1, mm7 |

## 4.4.2 Signed Unpack Example

Signed numbers should be sign-extended when unpacking the values. This is done differently than the zero-extend shown in Example 4-1. The following example assumes the source is a packed-halfword (16-bit) data type.

The signed unpack replaces the MMX<sup>TM</sup> technology sequence, shown in Example 4-2 on page 42.



#### Example 4-2. Signed Unpack MMX<sup>TM</sup> technology to Wireless MMX<sup>TM</sup> Technology Conversion

| Wireless MMX <sup>TM</sup> Instructions    | MMX <sup>TM</sup> technology Instructions                                  |
|--------------------------------------------|----------------------------------------------------------------------------|
| Input: wR0 : Source Value                  | Input: mm0 : Source Value                                                  |
| WUNPCKELSH wR1, wR0<br>WUNPCKEHSH wR2, wR0 | PUNPCKHWD mm1, mm0<br>PUNPCKLWD mm0, mm0<br>PSRAD mm0, 16<br>PSRAD mm1, 16 |

### 4.4.3 Complex Multiply by a Constant

Complex multiplication is an operation which requires four multiplications and two additions. This is exactly how the PMADDWD instruction operates. In order to use this instruction you need only format the data into four 16-bit values. The real and imaginary components should be 16-bits each. Let the input data be Dr and Di

where Dr = real component of the data
Di = imaginary component of the data

Format the constant complex coefficients in memory as four 16-bit values [Cr -Ci Ci Cr]. Example 4-3 illustrates a complex multiplication by a constant.

## Example 4-3. Complex Multiply by Constant MMX<sup>TM</sup> technology to Wireless MMX<sup>TM</sup> Technology conversion

| Wireless MMX <sup>TM</sup> Instructions | MMX <sup>TM</sup> technology Instructions |
|-----------------------------------------|-------------------------------------------|
| Input: wR0 : Complex number [Dr,Di]     | mm0 : Complex number [Dr,Di]              |
| wR1: Complex coeff. [Cr -Ci Ci Cr]      | mm1 : Complex coeff. [Cr -Ci Ci Cr]       |
| WUNPCKILW wR2, wR0, wR0                 | PUNPCKLDQ MM0,MM0                         |
| WMADDS wR3, wR2, wR1                    | PMADDWD MM0, MM1                          |

Note that the output is a packed word. If needed, a pack instruction can be used to convert the result to 16-bit (thereby matching the format of the input).

## 4.4.4 Absolute Difference of Unsigned Numbers

Example 4-4 computes the absolute difference of two unsigned numbers. It assumes an unsigned packed-byte data type. Here, the subtract instruction is used with unsigned saturation. This instruction receives UNSIGNED operands and subtracts them with UNSIGNED saturation.

Example 4-4. Absolute Difference of Unsigned Numbers MMX<sup>TM</sup> technology to Wireless



#### MMX<sup>TM</sup> Technology Conversion

| Wireless MMX <sup>TM</sup> I | nstructions                                     | MMX    | <sup>ΓΜ</sup> technolo            | gy Instructions                  |
|------------------------------|-------------------------------------------------|--------|-----------------------------------|----------------------------------|
| 1                            | arce Value 1<br>arce Value 2                    | Input: |                                   | Source Value 1<br>Source Value 2 |
| WSUBBUS<br>WSUBBUS<br>WOR    | wR3, wR1, wR2<br>wR4, wR2, wR1<br>wR5, wR3, wR4 |        | MOVQ<br>PSUBUSE<br>PSUBUSE<br>POR | - ,                              |

Example 4-4 will not work if the operands are signed. See the Example 4-5 for signed absolute differences.

## 4.4.5 Absolute Difference of Signed Numbers

Example 4-5 computes the absolute difference of two signed numbers. There is no Wireless  $MMX^{TM}$  instruction subtract which receives SIGNED operands and subtracts them with UNSIGNED saturation. The technique used here is to first sort the corresponding elements of the input operands into packed-words of the maxima values, and packed-words of the minima values. Then the minima values are subtracted from the maxima values to generate the required absolute difference. The key is a fast sorting technique which uses the fact that B = XOR(A, XOR(A,B)) and A = XOR(A,0). Thus in a packed data type, having some elements being XOR(A,B) and some being 0, you could XOR such an operand with A and receive in some places values of A and in some values of B. Example 4-5 assume a packed-word data type, each element being a signed value.

Example 4-5. Absolute Difference of Unsigned Numbers MMX<sup>TM</sup> technology to Wireless MMX<sup>TM</sup> Technology Conversion

| Wireless MMX <sup>TM</sup> Instructions |               | $MMX^{T}$ | $\mathbf{M}\mathbf{M}\mathbf{X}^{\mathbf{T}\mathbf{M}}$ technology Instructions |            |  |
|-----------------------------------------|---------------|-----------|---------------------------------------------------------------------------------|------------|--|
| 1                                       | ce Value 1    | Input:    |                                                                                 | ce Value 1 |  |
| wR1 : Source                            | ce Value 2    |           | mm1 : Sour                                                                      | ce Value 2 |  |
| WCMPGTSH                                | wR2, wR1, wR0 |           | MOVQ                                                                            | MM2, MM0   |  |
| WXOR                                    | wR3, wR0, wR1 |           | <b>PCMPGTW</b>                                                                  | MM0, MM1   |  |
| WAND                                    | wR4, wR3, wR0 |           | MOVQ                                                                            | MM4, MM2   |  |
| WXOR                                    | wR5, wR0, wR4 |           | PXOR                                                                            | MM2, MM1   |  |
| WXOR                                    | wR6, wR1, wR4 |           | PAND                                                                            | MM2, MM0   |  |
| WSUBH                                   | wR2, wR5, wR6 |           | MOVQ                                                                            | MM3, MM2   |  |
|                                         |               |           | PXOR                                                                            | MM4, MM2   |  |
|                                         |               |           | PXOR                                                                            | MM1, MM3   |  |
|                                         |               |           | <b>PSUBW</b>                                                                    | MM1, MM4   |  |

## Intel<sup>®</sup> Wireless MMX<sup>™</sup> Technology Porting Existing Code



## Instruction Set

A

This chapter presents the Wireless MMX<sup>TM</sup> instructions in alphabetical order, with a full description of each instruction. Appendix B, "Instruction Encoding Summary" provides instruction formats and encodings, and Appendix C, "Intrinsic Support" provides an alphabetical list of the related C intrinsic functions for each instruction.

## A.1 Instruction Syntax

This section describes the syntax that is used in the Wireless MMX<sup>TM</sup> instruction set.

All Wireless MMX<sup>TM</sup> instructions are prefixed with either a "**T**" or "**W**":

- A Prefix of **T** signifies that this is a transfer instruction. Data is being transferred between the Intel® XScale<sup>TM</sup> microarchitecture and the Wireless MMX<sup>TM</sup> technology. Some instructions perform a data operation on the data as it is transferred. e.g. TBCSTB
- A prefix of **W** signifies that this is a Wireless MMX<sup>TM</sup> technology data operation that operates on packed data from the Wireless MMX<sup>TM</sup> technology register file. e.g. WADDB

Where appropriate the instruction format also contains a suffix to indicate the data type that is being processed. The suffixes in Table A-1 indicate the size of the data.

|  | Table A-1. | ARM* to | IA-32 | Data-Type | Name | Mapping |
|--|------------|---------|-------|-----------|------|---------|
|--|------------|---------|-------|-----------|------|---------|

| Data Size | Qualifier | Description |
|-----------|-----------|-------------|
| 8         | В         | Byte        |
| 16        | Н         | Half-Word   |
| 32        | W         | Word        |
| 64        | D         | Double Word |

The instruction set also contains suffixes for certain qualifiers, such as US for unsigned saturation. Some of these are mandatory and some are optional:

- Optional qualifiers to instructions contained in "{""}" need not be specified, if not required. For example, WADD <B,H,W>{US,SS}{Cond} wRd, wRn, wRm. In this case US, SS are optional qualifiers; B, H, and W are compulsory.
- Required qualifiers are contained in "<" ">". One of the qualifiers must be chosen. For example, for WACC<B,H,W> Rd, wRn the B, H, or W flag must be specified; that is, valid mnemonics are WACCB, WACCH, or WACCW. WACC alone is not valid.

When specifying operands to Wireless MMX<sup>TM</sup> instructions this syntax is used for register names:

- Rn ARM\* Primary Source register
- Rm ARM\* Secondary Source register
- Rd ARM\* Destination register

Wireless MMX<sup>TM</sup> technology Data registers are prefixed by "wR":



- wRn Wireless MMX<sup>TM</sup> technology Primary Source register
- wRm Wireless MMX<sup>TM</sup> technology Secondary Source register
- wRd Wireless MMX<sup>TM</sup> technology Destination register

Wireless MMX<sup>TM</sup> technology Control registers are prefixed by "wC":

- wCx Refers to any Control register
- wCGRn Refers to any of the General-Purpose Control registers

Immediate operands are prefixed by a "#", see the appropriate instruction definition to determine the valid range of values for Immediate operands.

In Wireless  $MMX^{TM}$  instructions the syntax of Conditional Execution Specifiers is the same as in the  $ARM^*$  architecture.

#### A.1.1 Reserved Instruction Fields

An invalid instruction is defined to be an instruction that contains any field encoding that is indicated as reserved in this book. Invalid instructions either take an undefined instruction exception or execute without taking the exception and the result is defined to be unpredictable. Table A-2 describes the exact definition of each type.

Table A-2. Effect of Reserved Fields on Execution

| Туре                 | Condition                                                                                                                                                                                                                                                                                            |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unpredictable Result | The result of the operation is defined to be unpredictable if the instruction decodes to one of instruction types defined in this book, but one or more of the qualifier fields decode to a reserved value. The instruction still executes, but the results are not defined. No exception is caused. |
| Undefined Exception  | An undefined exception results if the instruction does not decode to one of the instruction types defined in this document or the coprocessor number does not match those of the Wireless MMX <sup>TM</sup> technology coprocessor                                                                   |

## A.1.2 Number Representation

All numbers in this document are base 10, unless designated otherwise. In text and pseudo-code descriptions, hexadecimal numbers have a prefix of 0x and binary numbers have a prefix of 0b. For example, 107 would be represented as 0x6B in hexadecimal and 0b1101011 in binary.

## A.1.3 Terminology and Acronyms

SIMD Single Instruction Multiple Data

PSR Processor Status Register.

Reserved A **reserved** field may be used by an implementation. If software

provides the initial value of a reserved field, this value must be zero. Software should not modify reserved fields or depend on any values in

reserved fields.



## A.1.4 Symbols Glossary

This section describes the functions and symbols (shown in Table A-3) used to describe the operation of each instruction in Section A.2.2, "Instruction set List" on page 49. This document does not describe basic symbols.

Table A-3. Symbol and Function Glossary

| Symbol             | Description                                                                                                                                                                       |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| >>                 | Shift Right                                                                                                                                                                       |
| <<                 | Shift Left                                                                                                                                                                        |
| Nibble x           | Refers to Nibble x, counting from 0 at the LSB                                                                                                                                    |
| Byte x             | Refers to Byte x, counting from 0 at the LSB                                                                                                                                      |
| Half x             | Refers to Half Word x, counting from 0 at the LSB                                                                                                                                 |
| Word X             | Refers to Word x, counting from 0 at the LSB                                                                                                                                      |
| signReplicate(X,Y) | Replicate Sign bit of X across the width (Y) of the specifed field                                                                                                                |
| signExtend(X,Y)    | Sign Extend X to the width of the result field                                                                                                                                    |
| saturate(X,Y,Z)    | Saturate x to the maximum or minimum value, with the output result width specified by Z and using Y to determine whether to use the signed or unsigned maximum and minimum values |
| Low_DB_word        | Use the lower double word of the result                                                                                                                                           |
| (Condition)? X: Y  | If condition is true then X else Y                                                                                                                                                |
| abs(X)             | The result is the absolute value of X                                                                                                                                             |

## A.2 How To Read The Instruction Set Pages

Section A.2.1 is an example of the format used for each Wireless  $MMX^{TM}$  instruction description in this appendix.

## A.2.1 Example Instruction Format: WSLL

Overview

Performs vector logical shift-left of wRn by wRm for vectors of 16-, 32-, or 64-bit data and places the result in wRd.

The Overview section briefly describes the behavior of the instruction.

Usage

WSLL<H,W,D>{Cond} wRd, wRn, wRm WSLL<H,W,D>G {Cond} wRd, wRn, wCGRn

The **Usage** section describes the legal syntax of the instruction.

Qualifiers

H – 16-bit (Half Word) SIMD W – 32-bit (Word) SIMD

D – 64-bit (Double)



G - wRm field specifies general purpose register to use for shift value

The Qualifiers section describes all available qualifiers for this instruction

#### **Operation**

```
if (H Specified)then
  wRd[half 3] = wRn[half 3] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
  wRd[half 2] = wRn[half 2] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
  wRd[half 1] = wRn[half 1] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
  wRd[half 0] = wRn[half 0] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
  else if (W Specified) then
  wRd[word 1] = wRn[word 1] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
  wRd[word 0] = wRn[word 0] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
  else if (D Specified) then
  wRd = wRn << ((G Specified) ? wCGRm[7:0])</pre>
```

The **Operation** section describes the behavior of the instruction in psuedo code

#### **Exceptions** None

The Exceptions section describes any exceptions that the instruction can cause

#### **Encoding**

| 3    | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5  | 4    | 3   | 2  | 1 | 0 |
|------|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----|---|---|----|------|-----|----|---|---|
| Cond |    |    | 11 | 10 |    |    | ww | /01 |    |    | wl | Rn |    |    | wF | ₹d |    |    | 00 | 0g |    |   | 010 |   | 0 | wF | Rm/w | CGI | ₹n |   |   |

The **Encoding** section describes the instruction and encoding used and where the qualifiers are encoded. The detailed encoding of the qualifiers is described below in the sub-field encoding section

#### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| Н         | ww    | 01    |
| W         | ww    | 10    |
| D         | ww    | 11    |
| Reserved  | ww    | 00    |
| G         | g     | 1     |
| No G      | g     | 0     |

The **Sub-Field Encoding** section describes the binary encoding of the qualifiers



#### **SIMD Flags**

The V, C flags are cleared; the Z and N flag are set as a result of the operation,; does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

The SIMD Flags section describes which of the SIM arithmetic and saturation flags are effected by the instructions

#### Note

Zero is shifted in from the right; if shift value > 63 (for D qualifier), 31 (for W qualifier) or 15 (for H qualifier), the Destination register contains all zeros. Specifying an illegal value for wCGRm when the G qualifier is used causes an undefined instruction exception.

The Note section adds clarifying notes to the description of the instruction

#### A.2.2 Instruction set List

The rest of the appendix describes the instruction set in alphabetical order:

- Section A.3, "TANDC" on page 51
- Section A.4, "TBCST" on page 52
- Section A.5, "TEXTRC" on page 54
- Section A.6, "TEXTRM" on page 56
- Section A.7, "TINSR" on page 57
- Section A.8, "TMCR" on page 58
- Section A.9, "TMCRR" on page 59
- Section A.10, "TMIA" on page 60
- Section A.11, "TMIAPH" on page 61
- Section A.12, "TMIAxy" on page 62
- Section A.13, "TMOVMSK" on page 64
- Section A.14, "TMRC" on page 65
- Section A.15, "TMRRC" on page 66
- Section A.16, "TORC" on page 67
- Section A.17, "WACC" on page 68
- Section A.18, "WADD" on page 69
- Section A.19, "WALIGNI" on page 71
- Section A.20, "WALIGNR" on page 72
- Section A.21, "WAND" on page 73
- Section A.22, "WANDN" on page 74

## Intel® Wireless MMX<sup>TM</sup> Technology Instruction Set



- Section A.23, "WAVG2" on page 75
- Section A.24, "WCMPEQ" on page 76
- Section A.25, "WCMPGT" on page 78
- Section A.26, "WLDR" on page 80
- Section A.27, "WMAC" on page 82
- Section A.28, "WMADD" on page 84
- Section A.29, "WMAX" on page 85
- Section A.30, "WMIN" on page 86
- Section A.31, "WMOV" on page 87
- Section A.32, "WMUL" on page 88
- Section A.33, "WOR" on page 89
- Section A.34, "WPACK" on page 90
- Section A.35, "WROR" on page 92
- Section A.36, "WSAD" on page 94
- Section A.37, "WSHUFH" on page 95
- Section A.38, "WSLL" on page 96
- Section A.39, "WSRA" on page 98
- Section A.40, "WSRL" on page 100
- Section A.41, "WSTR" on page 102
- Section A.42, "WSUB" on page 104
- Section A.43, "WUNPCKEH" on page 106
- Section A.44, "WUNPCKIH" on page 108
- Section A.45, "WUNPCKEL" on page 110
- Section A.46, "WUNPCKIL" on page 112
- Section A.47, "WXOR" on page 114
- Section A.48, "WZERO" on page 115



## A.3 TANDC

Overview Performs "AND" across the fields of the SIMD PSR register (wCASF) and sends the result to the

ARM\* CPSR; can be performed after a Byte, Half-word or Word operation that sets the flags.

Usage TANDC<B,H,W>{Cond} R15

**Qualifiers** B – Transfer Flags after a Byte Operation

H - Transfer Flags after a Half-word Operation
W - Transfer Flags after a Word Operation

Operation if (B Specified) then

CPSR[31:28] = wCASF[31:28] & wCASF[27:24] & wCASF[23:20] & wCASF[19:16]

& wCASF[15:12] & wCASF[11:8] & wCASF[7:4] & wCASF[3:0]

if(H Specified) then

CPSR[31:28] = wCASF[31:28] & wCASF[23:20] & wCASF[15:12] & wCASF[7:4]

else if (W Specified)

CPSR[31:28] = wCASF[31:28] & wCASF[15:12]

#### **Exceptions** None

#### **Encoding**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|---|---|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|   |   | Со | nd |    |    | 11 | 10 |    |    | ww0 | )  | 1  |    | 00 | 11 |    |    | 11 | 11 |    |    | 00 | 01 |   |   | 001 |   | 1 |   | 00 | 00 |   |

#### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

**Note** Specifying any destination register other than R15 causes a undefined instruction exception.



## A.4 TBCST

**Overview** Broadcasts a value from the ARM\* Source register, Rn, or to every SIMD position in the Wireless MMX<sup>TM</sup> technology Destination register, wRd; can operate on 8-, 16-, and 32-bit data values.

Usage TBCST<B,H,W>{Cond} wRd, Rn

**Qualifiers** B – 8-bit (Byte) SIMD

H – 16-bit (Half Word) SIMD W – 32-bit (Word) SIMD

Operation TBCSTB wRd,Rn



TBCSTH wRd, Rn



TBCSTW wRd,Rn



**Exceptions** None



#### **Encoding**

#### TBCST

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Со | nd |    |    | 11 | 10 |    |    | 010 |    | 0  |    | wl | Rd |    |    | R  | n  |    |    | 00 | 00 |   | , | ww0 | ) | 1 |   | 00 | 00 |   |

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

Note



### A.5 TEXTRC

Overview Extracts 4-/8-/16-bit field specified by the 3-bit Immediate field data from the SIMD PSR register

(wCASF), and transfers to the ARM\* CPSR.

Usage TEXTRC<B,H,W>{Cond} R15, #Imm3

**Qualifiers** B – Transfer Flags after a Byte Operation

H - Transfer Flags after a Half-word Operation
 W - Transfer Flags after a Word Operation
 Imm - Specifies the Field to transfer flags from

Operation

if (B Specified) then

CPSR[31:28] = wCASF[Nibble[#Imm[2:0]]]

else if (H Specified) then

CPSR[31:28] = wCASF[Nibble[#Imm[1:0],1]]
else if (W Specified)

else if (W Specified)

CPSR[31:28] = wCASF[Nibble[#Imm[0],1,1]]

IMM3 Values to get the corresponding flag fields

31 0

B qualifier | 111 | 110 | 101 | 100 | 011 | 010 | 001 | 000

 $wCASF-SIMD8\ PSR$ 

H qualifier

-11 -10 -01 -00

wCASF – SIMD16 PSR

W qualifier



wCASF - SIMD32 PSR

**Exceptions** None

#### **Encoding**

| 31   | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 | 5 | 4 | 3  | 2  | 1 | 0 |
|------|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|---|
| Cond |    |    |    | 11 | 10 |    |    | ww0 | )  | 1  |    | 00 | 11 |    |    | 11 | 11 |    |    | 00 | 01 |   |   | 011 |   | 1 |   | 0b | bb |   |   |



#### **Sub-Field Encoding**

| Qualifier | Field | Value           |
|-----------|-------|-----------------|
| В         | ww    | 00              |
| Н         | ww    | 01              |
| W         | ww    | 10              |
| Reserved  | ww    | 11              |
| lmm3      | bbb   | 3-Bit<br>Offset |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

Note Imm value specifies which nibble/byte/half to extract; Specifying any destination register other than R15 causes a undefined instruction exception.



#### A.6 TEXTRM

**Overview** Extracts 8-/16-/32-bit field specified by the 3-bit Immediate field data from Wireless MMX<sup>TM</sup>

technology Source register, wRn, and transfers to the specified ARM\* Core register, Rd.

Usage TEXTRM<U,S><B,H,W>{Cond} Rd, wRn, #Imm3

**Qualifiers** B – Extract 8 -bits (Byte)

H – Extract 16-bits (Half Word)
W – Extract 32-bits (Word)

 $\begin{array}{ll} S & - Sign \ Extend \\ U & - Unsigned \end{array}$ 

Imm - Specifies which Byte/Half/Word to extract

Operation if (B Specified) then

Rd[7:0] = wRn[Byte #Imm[2:0]]
Rd[31:8]= (S Specified) ? SignReplicate(wRn[Byte #Imm3[2:0]],24): 0
else if (H Specified)
Rd[15:0] = wRn[Half #Imm[1:0]]
Rd[31:16]=(S Specified) ? SignReplicate(wRn[Half #Imm3[1:0]],16): 0
else if (W Specified) then
Rd[31:0] = wRn[Word #Imm3[0]]

**Exceptions** None

#### **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |  |
|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|--|
|    | Со | nd |    |    | 11 | 10 |    |    | ww0 | 1  | 1  |    | wl | Rn |    |    | R  | d  |    |    | 00 | 00 |   |   | 011 |   | 1 |   | sb | bb |   |  |

#### **Sub-Field Encoding**

| Qualifier | Field | Value           |
|-----------|-------|-----------------|
| В         | ww    | 00              |
| Н         | ww    | 01              |
| W         | ww    | 10              |
| Reserved  | ww    | 11              |
| U         | s     | 0               |
| S         | s     | 1               |
| lmm3      | bbb   | 3-Bit<br>Offset |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

Note

Imm value specifies which byte/half/word to extract; specifying R15 as the Destination register produces an unpredictable result. For word extraction (W-Qualifier) the U or S qualifier is still required. As the extracted value does not get modified by these qualifiers, either U or S may be used for word extraction (the result is the same).



## **TINSR**

Transfers and inserts 8-/16-/32-bit data from ARM\* Source register, Rn, to the position in Wireless MMX<sup>TM</sup> technology Destination register, wRd, specified by the 3-bit Immediate. Overview

TINSR<B,H,W>{Cond} wRd, Rn, #Imm3 Usage

Qualifiers - Insert 8 -bits (Byte) В

Η Insert 16-bits (Half Word) - Insert 32-bits (Word) W

Imm - Specifies which Byte/Half/Word to insert

Operation

if (B Specified) then
 wRd[Byte #Imm3[2:0]] = Rn[7:0] wRd[Bycc #Imm3[2:0]] = Rn[7:0] else if (H Specified) wRd[Half #Imm3[1:0]] = Rn[15:0] else if (W Specified) then wRd[Word #Imm3[0]] = Rn[31:0]

**Exceptions** None

#### **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Co | nd |    |    | 11 | 10 |    |    | 011 |    | 0  |    | wl | Rd |    |    | R  | n  |    |    | 00 | 00 |   |   | ww0 | ) | 1 |   | 0b | bb |   |

#### **Sub-Field Encoding**

| Qualifier | Field | Value           |
|-----------|-------|-----------------|
| В         | ww    | 00              |
| Н         | ww    | 01              |
| W         | ww    | 10              |
| Reserved  | ww    | 11              |
| lmm3      | bbb   | 3-Bit<br>Offset |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

Imm value specifies which byte/half/word to insert; remaining fields of the Destination register are Note

unchanged.



#### **A.8 TMCR**

Overview TMCR is a pseudo-instruction that maps onto ARM\* MCR instruction, and is provided for

convenience; TMCR transfers the contents of the Rn ARM\* Core registers to a 32-bit wCx Wireless MMX<sup>TM</sup> technology Control register.

Usage  $TMCR\{Cond\}\ wCx,\ Rn$ 

Qualifiers None

Operation wCx[31:0]=Rn

**Exceptions** None

#### **Encoding**

| 3 | 1 3 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|---|-----|-----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|   |     | Coi | nd |    |    | 11 | 10 |    |    | 000 |    | 0  |    | w  | Сх |    |    | R  | n  |    |    | 00 | 01 |   |   | 000 |   | 1 |   | 00 | 00 |   |

**Sub-Field Encoding** 

Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF), however wCASF or wCSSF is updated if it is specified as the Destination register (wCx). **SIMD Flags** 

Used with Wireless  $MMX^{TM}$  technology Control register; for data registers, use TEXTRM, TINSR, TMRRC and TMCRR instead. Note



#### **TMCRR A.9**

Overview TMCRR is a pseudo-instruction that maps onto an ARM\* MCRR instruction and is provided for

convenience; TMCRR transfers the contents of the two ARM\* registers (RdHi and RdLo) to wRd (the 64-bit Wireless MMX<sup>TM</sup> technology Destination register.)

Usage TMCRR{Cond} wRd, RdLo, RdHi

**Qualifiers** None

Operation wRd[63:32]=RdHi

wRd[31:0] =RdLo

**Exceptions** None

#### **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23   | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5  | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|------|------|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|---|---|----|----|---|---|----|----|---|
|    | Со | nd |    |    |    |    | 1100 | 0100 | )  |    |    |    | Ro | lHi |    |    | Rd | Lo |    |    | 00 | 00 |   |   | 00 | 00 |   |   | wF | ₹d |   |

#### **Sub-Field Encoding**

Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF). **SIMD Flags** 

Note

Can only be used with Wireless  $MMX^{TM}$  technology Data registers; similar functionality as provided by the Intel® XScale  $^{TM}$  microarchitecture MAR instruction (note that the core MAR transfers a 40-bit accumulator whereas Wireless  $MMX^{TM}$  technology provides a full 64-bit register

transfer); specifying R15 as the Destination register produces an unpredictable result.



#### **A.10 TMIA**

Overview

Provides the same functionality as the Intel® XScale  $^{TM}$  microarchitecture MIA instruction; performs multiply-accumulate using signed 32-bit operands from the two source ARM\* Core registers (Rm,Rs), and accumulates the result with the Wireless MMX  $^{TM}$  technology Destination

register, wRd.

Usage TMIA{Cond} wRd, Rm, Rs

Qualifiers None

wRd = (Rm[31:0] \* Rs[31:0]) + wRd[63:0]Operation

**Exceptions** None

#### **Encoding**

| 3 | 1 30 | 0  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|------|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|----|----|---|---|---|---|---|---|
|   | C    | on | nd |    |    | 11 | 10 |    |    | 001 |    | 0  |    | 00 | 00 |    |    | R  | s  |    |    | 000 |   |   | wF | ₹d |   | 1 |   | R | m |   |

#### Sub-Field EncodingNone

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

Note

Can also use mnemonic without leading T (i.e., MIA); specifying R15 as Rs or Rm produces an unpredictable result; provides same functionality as provided by the Intel® XScale TM microarchitecture MIA instruction. (note that the core MIA calculates a 40-bit result whereas Wireless MMX<sup>TM</sup> technology provides a full 64-bit register result; core and Wireless MMX<sup>TM</sup> technology therefore produces different results if the result overflows 40-bits—the core MIA overflows whereas Wireless MMX<sup>TM</sup> technology TMIA produces the correct results until a 64-bit overflow.)



#### **TMIAPH** A.11

Overview

Provides the same functionality as the Intel® XScale $^{TM}$  microarchitecture MIAPH instruction; performs multiply-accumulate using signed 16-bit operands from the two source ARM\* Core registers (Rm.Rs), and accumulates the result with the Wireless MMX $^{TM}$  technology Destination

register, wRd.

**Usage** TMIAPH{Cond} wRd, Rm, Rs

Qualifiers

 $wRd[63:0] = sign_extend((Rm[31:16]*Rs[31:16])+(Rm[15:0]*Rs[15:0])) + wRd[63:0]$ Operation



**Exceptions** None

#### **Encoding**

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|----|----|---|---|---|----|---|---|
|    | C  | ond |    |    | 11 | 10 |    |    | 001 |    | 0  |    | 10 | 00 |    |    | R  | s  |    |    | 000 |   |   | wF | ₹d |   | 1 |   | Rı | m |   |

#### **Sub-Field Encoding**

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

Can also use mnemonic without leading T (i.e., MIAPH); specifying R15 as Rs or Rm produces an unpredictable result; provides same functionality as that from the Intel® XScale  $^{TM}$ Note

microarchitecture MIAPH instruction (note that the core MIAPH calculates a 40-bit result whereas Wireless MMX<sup>TM</sup> technology provides a full 64-bit register result; core and Wireless MMX<sup>TM</sup> technology therefore produces different results if the result overflows 40-bits—core MIAPH overflows whereas Wireless MMX<sup>TM</sup> technology TMIAPH produces the correct results until a 64-

bit overflow.)



#### **A.12 TMIAxy**

Overview

Provides same functionality as Intel® XScale  $^{TM}$  microarchitecture MIAxy instruction; performs a 16-bit multiply-accumulate using two signed operands from the ARM\* Core registers (Rm,Rs) and accumulates the result with the Wireless MMX  $^{TM}$  technology Destination register; upper or lower 16-bits of each Source register is selected by specifying either a B (bottom) or T (qualifier) in each

of the xy positions of the mnemonic.

Usage TMIA<T,B><T,B>{Cond} wRd, Rm, Rs

**Qualifiers** B – Use bottom field

T – Use top field

Operation

<operand1> = (T Specified in x position)>? Rm[31:16] : Rm[15:0]
<operand2> = (T Specified in y position)? Rs[31:16] : Rs[15:0]
wRd[63:0] = sign\_extend((<operand1>\*<operand2>),64) + wRd[63:0]



**Exceptions** None

#### **Encoding**

| 3 | 1 : | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|----|----|---|---|---|---|---|---|
|   |     | Co | nd |    |    | 11 | 10 |    |    | 001 |    | 0  |    | 11 | ху |    |    | R  | s  |    |    | 000 |   |   | wF | ₹d |   | 1 |   | R | m |   |

#### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| Т         | Х     | 1     |
| В         | Х     | 0     |
| Т         | у     | 1     |
| В         | у     | 0     |

#### **Sub-Field Encoding**



**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

Note

Can also use mnemonic without leading T (i.e., MIAxy); specifying R15 as Rs or Rm produces an unpredictable result; provides same functionality as provided by the Intel® XScale TM microarchitecture MIAxy instruction (note that the core MIAxy calculates a 40-bit result whereas Wireless MMX TM technology provides a full 64-bit register result; core and Wireless MMX TM technology therefore produces different results if the result overflows 40-bits—core MIAxy overflows whereas Wireless MMX TM technology TMIAxy produces the correct results until a 64-bit overflow.)



#### **A.13 TMOVMSK**

Transfers the most significant bit of each SIMD field of the Wireless MMX<sup>TM</sup> technology Source Overview

register (wRn) to the least significant 8, 4, or 2 bits of the specified ARM\* Destination register (Rd); this instruction operates on 8-,16-, and 32-bit data values.

Usage TMOVMSK<B,H,W>{Cond} Rd, wRn

Qualifiers В - 8-bit (Byte) SIMD

Η - 16-bit (Half Word) SIMD W - 32-bit (Word) SIMD

Operation

```
if (B Specified) then
 Rd[7]=wRn[63]; Rd[6]=wRn[55]; Rd[5]=wRn[47]; Rd[4]=wRn[39]
 Rd[3]=wRn[31]; Rd[2]=wRn[23]; Rd[1]=wRn[15]; Rd[0]=wRn[7]
 Rd[31:8] =0;
else if (H Specified) then
 Rd[3]=wRn[63]; Rd[2]=wRn[47]; Rd[1]=wRn[31]; Rd[0]=wRn[15];
 Rd[31:4] = 0;
else if (W Specified) then
 Rd[1]=wRn[63]; Rd[0]=wRn[31]; Rd[31:2]=0;
```

**Exceptions** None

### **Encoding**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|---|---|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|   |   | Со | nd |    |    | 11 | 10 |    |    | ww0 | )  | 1  |    | w  | Rn |    |    | R  | d  |    |    | 00 | 00 |   |   | 001 |   | 1 |   | 00 | 00 |   |

### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |

Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF). **SIMD Flags** 

Note Specifying R15 as the Destination register produces an unpredictable result.



#### **TMRC A.14**

TMRC is a pseudo-instruction that maps onto an ARM\* core MRC instruction and is provided for convenience; TMRC transfers the contents of the 32-bit Wireless  $MMX^{TM}$  technology Control register (wCx) to the ARM\* core Destination register (Rd). Overview

TMRC{Cond}Rd, wCx Usage

Qualifiers None

Operation Rd = wCx[31:0]

**Exceptions** None

## **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Co | nd |    |    | 11 | 10 |    |    | 000 |    | 1  |    | w  | Сх |    |    | R  | d  |    |    | 00 | 01 |   |   | 000 |   | 1 |   | 00 | 00 |   |

### **Sub-Field Encoding**

Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF). SIMD Flags

Can only be used with Wireless  $MMX^{TM}$  technology Control registers; for Data registers, use TEXTRM, TINSR, TMRRC and TMCRR instead; specifying R15 as the Destination register produces an unpredictable result. Note



#### A.15 **TMRRC**

TMRRC is a pseudo-instruction that maps onto a standard ARM\* MRRC instruction and is provided for convenience; TMRRC transfers the contents of the wRn 64-bit Wireless MMX<sup>TM</sup> technology Data register to two ARM\* core Destination registers (RdHi, RdLo). Overview

Usage TMRRC{Cond} RdLo, RdHi, wRn

Qualifiers None

Operation RdHi=wRn[63:32] RdLo=wRn[31:0]

**Exceptions** None

# **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23   | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5  | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|------|------|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|---|---|----|----|---|---|----|----|---|
|    | Со | nd |    |    |    |    | 1100 | 0101 | l  |    |    |    | Ro | lHi |    |    | Rd | Lo |    |    | 00 | 00 |   |   | 00 | 00 |   |   | wF | Rn |   |

### **Sub-Field Encoding**

None

Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF). **SIMD Flags** 

Note

Can only be used with Wireless  $MMX^{TM}$  technology Data registers; results of this instruction are unpredictable if RdHi=RdLo. Specifying R15 as one of the destination registers (RdHi,RdLo) also produces an unpredictable result. Similar functionality as provided by the Intel® XScale  $^{TM}$ microarchitecture MRA instruction (note that the core MRA transfers a 40-bit accumulator whereas Wireless MMX<sup>TM</sup> technology provides a full 64-bit register transfer.)



#### **A.16 TORC**

Overview Performs "OR" across the fields of the SIMD PSR (wCASF) and sends the result to the ARM\*

CPSR; operation can be performed after a Byte, Half-word or Word operation that sets the flags.

TORC<B,H,W>{Cond} R15 Usage

Qualifiers - Transfer Flags after a Byte Operation В

Η - Transfer Flags after a Half-word Operation W - Transfer Flags after a Word Operation

if (B Specified) then Operation

CPSR[31:28] = wCASF[31:28] | wCASF[27:24] | wCASF[23:20] | wCASF[19:16] | wCASF[15:12] | wCASF[11:8] | wCASF[7:4] | wCASF[3:0]

if(H Specified) then

CPSR[31:28] = wCASF[31:28] | wCASF[23:20] | wCASF[15:12] | wCASF[7:3]

else if (W Specified)

CPSR[31:28] = wCASF[31:28] | wCASF[15:12]

#### **Exceptions** None

## **Encoding**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|---|---|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|   |   | Со | nd |    |    | 11 | 10 |    |    | ww0 | )  | 1  |    | 00 | 11 |    |    | 11 | 11 |    |    | 00 | 01 |   |   | 010 |   | 1 |   | 00 | 00 |   |

### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |

Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF). **SIMD Flags** 

Specifying any destination register other than R15 causes a undefined instruction exception. Note



# A.17 WACC

**Overview** Performs an unsigned accumulate across the Source register (wRn) fields, and writes result to

Destination register, wRd; operation can be performed on fields of byte, half-word, and word size.

Usage WACC<B,H,W>{Cond} wRd, wRn

**Qualifiers** B – 8-bit (Byte) SIMD

H - 16-bit (Half Word) SIMD W - 32-bit (Word) SIMD

Operation if (B Specified) then

**Exceptions** None

### **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Co | nd |    |    | 11 | 10 |    |    | ww | /00 |    |    | wl | Rn |    |    | wl | ₹d |    |    | 00 | 01 |   |   | 110 |   | 0 |   | 00 | 00 |   |

### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).



# A.18 WADD

Overview Performs vector addition of wRn and wRm for vectors of 8-, 16-, or 32-bit signed or unsigned data,

and places the result in wRd. Saturation can be specified as signed, unsigned, or no saturation.

Usage WADD<B,H,W>{US,SS}{Cond} wRd, wRn, wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H - 16-bit (Half Word) SIMD
W - 32-bit (Word) SIMD
SS - Signed Saturation
US - Unsigned Saturation

### Operation

```
if (B Specified) then
  wRd[byte 7] = saturate(wRn[byte 7] + wRm[byte 7],
 wRd[byte 6] = saturate(wRn[byte 6] + wRm[byte 6],
                                                                   (US,SS), 8
  wRd[byte 5] = saturate(wRn[byte 5] + wRm[byte 5],
                                                                    {US,SS}, 8)
 wRd[byte 4] = saturate(wRn[byte 4] + wRm[byte 4],
                                                                   {US,SS}, 8)
 wRd[byte 3] = saturate(wRn[byte 3] + wRm[byte 3],
                                                                   \{US,SS\}, 8)
 wRd[byte 2] = saturate(wRn[byte 2] + wRm[byte 2],
wRd[byte 1] = saturate(wRn[byte 1] + wRm[byte 1],
                                                                   {US,SS}, 8)
{US,SS}, 8)
  wRd[byte 0] = saturate(wRn[byte 0] + wRm[byte 0],
else if (H Specified)
  wRd[half 3] = saturate(wRn[half 3] + wRm[half 3], {US,SS}, 16)
 wRd[half 2] = saturate(wRn[half 2] + wRm[half 2],
wRd[half 1] = saturate(wRn[half 1] + wRm[half 1],
                                                                   {US,SS}, 16)
{US,SS}, 16)
{US,SS}, 16)
 wRd[half 0] = saturate(wRn[half 0] + wRm[half 0],
else if (W Specified) then
 wRd[word 1] = saturate(wRn[word 1] + wRm[word 1], {US,SS}, 32)
wRd[word 0] = saturate(wRn[word 0] + wRm[word 0], {US,SS}, 32)
```

### **Exceptions**

**Exceptions** None

## **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Co | nd |    |    | 11 | 10 |    |    | ww | /ss |    |    | wl | Rn |    |    | wi | ₹d |    |    | 00 | 01 |   |   | 100 |   | 0 |   | wF | Rm |   |

### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |
| US        | SS    | 01    |



| Qualifier     | Field | Value |
|---------------|-------|-------|
| SS            | ss    | 11    |
| No Saturation | SS    | 00    |
| Reserved      | SS    | 10    |

## SIMD Flags

Sets SIMD (wCASF) flags on the result of the addition wRn+wRm. If US/SS is specified and saturation occurs then the SIMD (wCASF) flags are set on the post-saturation (final) value. The saturation flags (wCSSF) are set if the US/SS qualifier is specified and the corresponding fields saturates.

| Flag | No Saturation<br>Specified | US/SS specified and no Result Saturation | US/SS specified and Result Saturates |
|------|----------------------------|------------------------------------------|--------------------------------------|
| N    | Set on Final Result        | Set on Final Result                      | Set on Final Result                  |
| Z    | Set on Final Result        | Set on Final Result                      | Set on Final Result                  |
| С    | Set on Final Result        | Set on Final Result                      | Cleared                              |
| V    | Set on Final Result        | Set on Final Result                      | Cleared                              |



# A.19 WALIGNI

**Overview** Extracts an 64-bit value from the two 64-bit Source registers (wRn,wRm), and places the result in

the Destination register, wRd; instruction uses a 3-bit immediate value to specify the byte offset of

the value to extract.

Usage WALIGNI{Cond} wRd, wRn, wRm, #Imm3

**Qualifiers** None

Example Operation, with Imm3=3



**Exceptions** None

## **Encoding**

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|---|---|---|
|    | Cond |    |    | 11 | 10 |    |    | 0v | vv |    |    | wl | Rn |    |    | wi | ₹d |    |    | 00 | 00 |   |   | 001 |   | 0 |   | wR | m |   |   |

## **Sub-Field Encoding**

| Qualifier | Field | Value          |
|-----------|-------|----------------|
| lmm3      | vvv   | 3-bit<br>Value |

 $\textbf{SIMD Flags} \quad \text{Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF)}. \\$ 



# A.20 WALIGNR

**Overview** Extracts a 64-bit value from the two 64-bit Source registers (wRn,wRm), and places the result in

the Destination register, wRd; instruction uses a 3-bit value stored in the specified General-Purpose

register to specify the byte offset of the value to extract.

Usage WALIGNR<0,1,2,3>{Cond} wRd, wRn, wRm

**Qualifiers** 0 – Use general purpose register 0 for alignment

1 – Use general purpose register 1 for alignment 2 – Use general purpose register 2 for alignment

3 – Use general purpose register 3 for alignment

Operation if (0 Specified) then

```
wRd = Low_DB_word((wRm,wRn) >> (wCGR0[2:0] * 8))
else if (1 Specified) then
  wRd = Low_DB_word((wRm,wRn) >> (wCGR1[2:0] * 8))
else if (2 Specified) then
  wRd = Low_DB_word((wRm,wRn) >> (wCGR2[2:0] * 8))
else if (3 Specified) then
  wRd = Low_DB_word((wRm,wRn) >> (wCGR3[2:0] * 8))
```

**Exceptions** None

## **Encoding**

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 | 5 | 4 | 3  | 2  | 1 | 0 |
|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|---|
|    | Cond |    |    | 11 | 10 |    |    | 10 | vv |    |    | w  | Rn |    |    | wF | ₹d |    |    | 00 | 00 |   |   | 001 |   | 0 |   | wF | lm |   |   |

## **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| 0         | VV    | 00    |
| 1         | VV    | 01    |
| 2         | VV    | 10    |
| 3         | VV    | 11    |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

**Note** Offset is in bytes.



# A.21 WAND

**Overview** Performs a bit-wise logical "AND" between wRn and wRm, and places the result in the Destination

register, wRd.

Usage WAND{Cond} wRd, wRn, wRm

Qualifiers

**Operation** wRd = wRn & wRm

**Exceptions** None

# **Encoding**

| 31 | 30 | ) 2 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1   | 0 |
|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|-----|---|
|    | С  | one | d  |    |    | 11 | 10 |    |    | 00 | 10 |    |    | wl | Rn |    |    | wF | ₹d |    |    | 00 | 00 |   |   | 000 |   | 0 |   | wF | Rm. |   |

**SIMD Flags** 

Sets SIMD64 flags only; C and V flags are cleared and the N and Z flags are set according to the result; does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |



# A.22 WANDN

Overview Performs a bit-wise logical "AND" between wRn and not wRm, and places the result in the

Destination register, wRd.

Usage WANDN{Cond} wRd, wRn, wRm

Qualifiers

**Operation** wRd = wRn & ~wRm

**Exceptions** None

# **Encoding**

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Cond |    |    |    | 11 | 10 |    |    | 00 | 11 |    |    | w  | Rn |    |    | wi | ₹d |    |    | 00 | 00 |   |   | 000 |   | 0 |   | wF | ₹m |   |

**SIMD Flags** Sets SIMD64 flags only; C and V flags are cleared and the N and Z flags are set according to the result; does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |



# A.23 WAVG2

Overview Performs a 2-pixel average of wRn and wRm on unsigned vectors of 8- or 16-bit data with optional

rounding of +1 and places the result in the Destination register, wRd.

Usage WAVG2<B,H>{R}{Cond} wRd, wRn, wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H – 16-bit (Half Word) SIMD

R - Round using + 1, else no rounding

Operation Round = (R Specified) ? : 1 :0

if (B Specified) then

wRd[byte 7] = (wRn[byte 7] + wRm[byte 7] + Round)/2
wRd[byte 6] = (wRn[byte 6] + wRm[byte 6] + Round)/2
wRd[byte 5] = (wRn[byte 5] + wRm[byte 5] + Round)/2
wRd[byte 4] = (wRn[byte 4] + wRm[byte 4] + Round)/2
wRd[byte 3] = (wRn[byte 3] + wRm[byte 3] + Round)/2
wRd[byte 2] = (wRn[byte 2] + wRm[byte 2] + Round)/2
wRd[byte 1] = (wRn[byte 1] + wRm[byte 1] + Round)/2
wRd[byte 0] = (wRn[byte 0] + wRm[byte 0] + Round)/2

else if (H Specified) then

wRd[half 3] = (wRn[half 3] + wRm[half 3] + Round)/2

wRd[half 2] = (wRn[half 2] + wRm[half 2] + Round)/2

wRd[half 1] = (wRn[half 1] + wRm[half 1] + Round)/2

wRd[half 0] = (wRn[half 0] + wRm[half 0] + Round)/2

**Exceptions** None

### **Encoding**

| 3 | 1 3  | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----|---|---|---|----|----|---|---|---|
|   | Cond |    |    | 11 | 10 |    |    | 1h | 0r |    |    | w  | Rn |    |    | wl | Rd |    |    | 00 | 00 |    |   | 000 |   | 0 |   | wF | Rm |   |   |   |

# **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | h     | 0     |
| Н         | h     | 1     |
| R         | r     | 1     |
| No R      | r     | 0     |

**SIMD Flags** Clears N,C,V, Sets Z if zero; does not affect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Cleared             |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

**Note** The rounding specifies whether a 1 is added to the intermediate result before the divide-by-2.



# A.24 WCMPEQ

**Overview** Performs vector-equality comparison of wRn and wRm for vectors of 8-, 16-, or 32-bit data, setting

the corresponding data elements of wRd to all ones when source operands are equal; else all zeros.

Usage WCMPEQ<B,H,W>{Cond} wRd, wRn, wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H – 16-bit (Half Word) SIMD W – 32-bit (Word) SIMD

 $\begin{tabular}{ll} \textbf{Operation} & \end{tabular} & if (B Specified) then \\ \end{tabular}$ 

```
wRd[byte 7] = (wRn[byte 7] == wRm[byte 7]) ? 0xFF : 0x00
wRd[byte 6] = (wRn[byte 6] == wRm[byte 6]) ? 0xFF : 0x00
wRd[byte 5] = (wRn[byte 5] == wRm[byte 5]) ? 0xFF : 0x00
wRd[byte 4] = (wRn[byte 4] == wRm[byte 4]) ? 0xFF : 0x00
wRd[byte 3] = (wRn[byte 3] == wRm[byte 3]) ? 0xFF : 0x00
wRd[byte 2] = (wRn[byte 2] == wRm[byte 2]) ? 0xFF : 0x00
wRd[byte 1] = (wRn[byte 1] == wRm[byte 1]) ? 0xFF : 0x00
wRd[byte 0] = (wRn[byte 0] == wRm[byte 0]) ? 0xFF : 0x00
else if (H Specified) then
wRd[half 3] = (wRn[half 3] == wRm[half 3]) ? 0xFFFF : 0x0000
wRd[half 2] = (wRn[half 2] == wRm[half 2]) ? 0xFFFF : 0x0000
```

wRd[half 3] = (wRn[half 3] == wRm[half 3]) ? 0xFFFF : 0x0000
wRd[half 2] = (wRn[half 2] == wRm[half 2]) ? 0xFFFF : 0x0000
wRd[half 1] = (wRn[half 1] == wRm[half 1]) ? 0xFFFF : 0x0000
wRd[half 0] = (wRn[half 0] == wRm[half 0]) ? 0xFFFF : 0x0000
else if (W Specified) then

wRd[word 1] = (wRn[word 1] == wRm[word 1]) ? 0xFFFFFFFF : 0x00000000
wRd[word 0] = (wRn[word 0] == wRm[word 0]) ? 0xFFFFFFFF : 0x00000000

**Exceptions** None

### **Encoding**

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|-----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Co | ond |    |    | 11 | 10 |    |    | ww | /00 |    |    | wl | ₹n |    |    | wi | ₹d |    |    | 00 | 00 |   |   | 011 |   | 0 |   | wF | ≀m |   |

## **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |



# **SIMD Flags**

Set SIMD flags as if operation on the final has occurred; does not effect the Saturation flags (wCSSF). Z flag is cleared if operands are equal (final result = 0xFF) and is set if there is a mismatch (final result = 0x00).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |



# A.25 WCMPGT

Overview Performs vector-magnitude comparison of wRn and wRm for vectors of 8-, 16-, or 32-bit data,

setting the corresponding data elements of wRd to all ones when corresponding fields of wRn and greater than wRm; else all zeros; operation can be performed on either signed or unsigned data.

Usage WCMPGT<U,S><B,H,W>{Cond} wRd, wRn, wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H - 16-bit (Half Word) SIMD
W - 32-bit (Word) SIMD
S - Signed Comparison
U - Unsigned Comparison

Operation

```
if(S Specified) then
  wRn and wRm contain signed values
else
  wRn and wRm contain unsigned values.
```

```
if (B Specified) then
 wRd[byte 7] = (wRn[byte 7] > wRm[byte 7]) ? 0xFF : 0x00
 wRd[byte 6] = (wRn[byte 6] > wRm[byte 6]) ? 0xFF : 0x00
 wRd[byte 5] = (wRn[byte 5] > wRm[byte 5]) ? 0xFF : 0x00
 wRd[byte 4] = (wRn[byte 4] > wRm[byte 4]) ? 0xFF : 0x00
 wRd[byte 3] = (wRn[byte 3] > wRm[byte 3]) ? 0xFF : 0x00
 wRd[byte 2] = (wRn[byte 2] > wRm[byte 2]) ? 0xFF : 0x00
 wRd[byte 1] = (wRn[byte 1] > wRm[byte 1]) ? 0xFF : 0x00
 wRd[byte 0] = (wRn[byte 0] > wRm[byte 0]) ? 0xFF : 0x00
else if (H Specified) then
 wRd[half 3] = (wRn[half 3] > wRm[half 3]) ? 0xFFFF : 0x0000
 wRd[half 2] = (wRn[half 2] > wRm[half 2]) ? 0xFFFF : 0x0000
wRd[half 1] = (wRn[half 1] > wRm[half 1]) ? 0xFFFF : 0x0000
 wRd[half 0] = (wRn[half 0] > wRm[half 0]) ? 0xFFFF : 0x0000
else if (W Specified) then
 wRd[word 1] = (wRn[word 1] > wRm[word 1]) ? 0xFFFFFFFF : 0x00000000
 wRd[word 0] = (wRn[word 0] > wRm[word 0]) ? 0xFFFFFFFF : 0x00000000
```

### **Exceptions**

### **Encoding**

| 3 | 1 30 | ) 2 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1   | 0 |
|---|------|-----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|-----|---|
|   | C    | on  | d  |    |    | 11 | 10 |    |    | ww | /s1 |    |    | w  | Rn |    |    | wi | ₹d |    |    | 00 | 00 |   |   | 011 |   | 0 |   | wF | lm. |   |

### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |
| S         | s     | 1     |
| U         | S     | 0     |



**SIMD Flags** Sets SIMD PSR flags; does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |



# A.26 WLDR

Overview Performs a load from memory into either a Data register (wRd) or a Control register (wCx); 8-,16-,

32-, and 64-bit data values can be loaded in the Data registers and 32-bit values only can be loaded

into the Control registers; loaded data is zero-extended.

Usage WLDR<B,H,W,D>{Cond} wRd, <address\_mode>

WLDRW wCx, <address\_mode>

**Qualifiers** B – Load Byte

H - Load Half W - Load Word D - Load Double

Operation if (B specified) then

wRd[7:0] = Mem[<address\_mode>] ; wRd[63:8]=0;
else if (H specified) then
 wRd[15:0] = Mem[<address\_mode>] ; wRd[63:16]=0;
else if (W specified) then
 wRd[31:0] = Mem[<address\_mode>] ; wRd[63:32]=0;
else if (D Specifed) then
 wRd[63:0] = Mem[<address\_mode>] ;

**Exceptions** None

**Encoding** WLDR<B,H,W,D>{Cond} wRd

| 3 | 1 3 | 0   | 29 | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0 |
|---|-----|-----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|------|------|---|---|---|
|   | C   | Con | ıd |    |    | 110 |    | Р  | U  | N  | w  | 1  |    | R  | n  |    |    | wi | Rd |    |    | 000 |   | М |   |   |   | offs | et_8 |   |   |   |

# Sub-Field Encoding $WLDR < B, H, W, D > \{Cond\} \ wRd$

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | N,M   | 0,0   |
| Н         | N,M   | 1,0   |
| W         | N,M   | 0,1   |
| D         | N,M   | 1,1   |

P,U,W and offset\_8 encoding is as specified in the ARM\* V5 architecture.

# **Encoding** WLDRW wCx

| 31 | 30 | 29 | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0 |
|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|------|------|---|---|---|
|    | 11 | 11 |    |    | 110 |    | Р  | U  | 0  | w  | 1  |    | R  | n  |    |    | w  | Сх |    |    | 00 | 01 |   |   |   |   | offs | et_8 |   |   |   |

## **Sub-Field Encoding**

P,U,W and offset\_8 encoding is as specified in the ARM\* V5 architecture.

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).



**Note:** The data address is generated by the Intel® XScale<sup>TM</sup> microarchitecture where <address\_mode> is allowable modes specified in ARM\* load coprocessor. The offset used in the address calculation is always specified to the assembler in bytes. However for the W and D qualifiers the offset must be a word multiple (i.e divisible by 4). This allows the word- and double-load variants to have a greater offset range (0 - 0x3FC) than the byte-and half-word load variants (0 - 0xFF). See Table A-4.

Table A-4. Load Address Mode Assembler Offset Specification and Instruction Encoding

| Flag | Assembler<br>Offset Units<br>(AS_offset) | Assembler Offset<br>Restriction          | Instruction<br>encoding<br>(offset_8) |
|------|------------------------------------------|------------------------------------------|---------------------------------------|
| В    | Byte                                     | AS_offset < 0xFF                         | AS_offset[7:0]                        |
| Н    | Byte                                     | AS_offset < 0xFF                         | AS_offset[7:0]                        |
| W    | Byte                                     | AS_offset < 0x3FC & AS_offset mod 4 = 0  | AS_offset[[9:2]                       |
| D    | Byte                                     | AS_offset < 0x3FC &<br>AS_offset mod 4 = | AS_offset[9:2]                        |

If an offset is required that does not meet the above restrictions, the address must be modified using a separate instruction (e.g., add/subtract).

Addresses should be aligned at the byte/half/word/double boundary of the data item being load. Lower address bits should be cleared if the unaligned address traps is enabled on the main core, otherwise unaligned address trap is taken.

If unaligned traps are disabled, this table illustrates what happens.

| Qualifier | Unaligned Behavior |
|-----------|--------------------|
| В         | never unaligned    |
| H,W,D     | unpredictable      |

*Note:* Load to Wireless MMX<sup>TM</sup> technology Control registers are word only and cannot be conditionally executed.

81



# A.27 WMAC

**Overview** Performs a vector multiplication of wRn and wRm and can accumulate the result with wRd on

vectors of 16-bit data only.

Usage WMAC<U,S>{Z}{Cond} wRd, wRn, wRm

**Qualifiers** Z – Zero Destination before accumulation

S - Signed U - Unsigned

### Operation



**Exceptions** None

## **Encoding**

| 31 30 29 28 | 27 26 25 24 | 23 22 21 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 | 3 2 1 | 0 |
|-------------|-------------|-------------|-------------|-------------|-----------|-------|---|-------|---|
| Cond        | 1110        | 01sz        | wRn         | wRd         | 0001      | 000   | 0 | wRm   |   |

# **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| S         | s     | 1     |
| U         | s     | 0     |
| Z         | Z     | 1     |
| No Z      | z     | 0     |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).



Note

The input arguments are (Ax,Bx) 16-bits, the intermediate values (Px) are 32-bits and the result is 64-bits. Signed and unsigned qualifier applies to both multiplication and the final accumulation. Sign extension is performed, where appropriate, to the intermediate results.



#### **A.28 WMADD**

Overview Performs a 16-bit vector multiplication and then sums the lower two products into the bottom word

of wRd, and the upper two products into the upper word of wRd; intermediate products are 32 bit;

can operate on either signed or unsigned data.

Usage WMADD<U,S>{Cond} wRd, wRn, wRm

Qualifiers - Signed - Unsigned

wRd[31:0] = (wRn[15:0]\*wRm[15:0]) + (wRn[31:16]\*wRm[31:16]);Operation wRd[63:32] = (wRn[47:32]\*wRm[47:32]) + (wRn[63:48]\*wRm[63:48]);

**Exceptions** None

## **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Co | nd |    |    | 11 | 10 |    |    | 10 | s0 |    |    | w  | Rn |    |    | wi | ₹d |    |    | 00 | 01 |   |   | 000 |   | 0 |   | wF | lm |   |

### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| S         | s     | 1     |
| U         | S     | 0     |

Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF). **SIMD Flags** 

Note

If the result is larger than the result field, the result just truncates; it does not saturate (this is the same behavior as the  $MMX^{TM}$  technology PMADDWM instruction.); overflow can be prevented

by prescaling the input arguments.



# A.29 WMAX

**Overview** Performs vector maximum selection of elements from wRn and wRm for vectors of 8-, 16-, or 32-

bit data and places the maximum fields in the Destination register, wRd; can be performed on

signed or unsigned data.

Usage WMAX<U,S><B,H,W>{Cond} wRd, wRn, wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H - 16-bit (Half Word) SIMD
W - 32-bit (Word) SIMD
S - Signed Comparison
U - Unsigned Comparison

Operation

```
if (B Specified)then
 wRd[byte 7] = (wRn[byte 7] > wRm[byte 7]) ? wRn[byte 7] : wRm[byte 7]
 wRd[byte 6] = (wRn[byte 6] > wRm[byte 6]) ? wRn[byte 6] :
                                                                wRm[byte 6]
 wRd[byte 5] = (wRn[byte 5] > wRm[byte 5]) ? wRn[byte 5] : wRm[byte 5]
 wRd[byte 4] = (wRn[byte 4] > wRm[byte 4]) ? wRn[byte 4] :
                                                                wRm[byte 4]
                                                                wRm[byte 3]
 wRd[byte 3] = (wRn[byte 3] > wRm[byte 3]) ? wRn[byte 3] :
 wRd[byte 2] = (wRn[byte 2] > wRm[byte 2]) ? wRn[byte 2] :
                                                                wRm[byte 2]
 wRd[byte 1] = (wRn[byte 1] > wRm[byte 1]) ? wRn[byte 1] : wRm[byte 1]
 wRd[byte 0] = (wRn[byte 0] > wRm[byte 0]) ? wRn[byte 0] : wRm[byte 0]
else if (H Specified)then
 wRd[half 3] = (wRn[half 3] > wRm[half 3]) ? wRn[half 3] : wRm[half 3]
 wRd[half 2] = (wRn[half 2] > wRm[half 2]) ? wRn[half 2] : wRm[half 2]
 wRd[half 1] = (wRn[half 1] > wRm[half 1]) ? wRn[half 1] : wRm[half 1]
wRd[half 0] = (wRn[half 0] > wRm[half 0]) ? wRn[half 0] : wRm[half 0]
else if (W Specified) then
 wRd[word 1] = (wRn[word 1] > wRm[word 1]) ? wRn[word 1] : wRm[word 1]
 wRd[word 0] = (wRn[word 0] > wRm[word 0]) ? wRn[word 0] : wRm[word 0]
```

### **Exceptions** None

## **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Co | nd |    |    | 11 | 10 |    |    | ww | /s0 |    |    | w  | Rn |    |    | wi | ₹d |    |    | 00 | 01 |   |   | 011 |   | 0 |   | wF | ₹m |   |

### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |
| S         | s     | 1     |
| U         | S     | 0     |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).



# A.30 WMIN

**Overview** Performs vector minimum selection of elements from wRn and wRm for vectors of 8-, 16-, or 32-

bit data, and places the minimum fields in the Destination register, wRd; can be performed on

signed or unsigned data.

Usage WMIN<U,S><B,H,W>{Cond} wRd, wRn, wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H - 16-bit (Half Word) SIMD
W - 32-bit (Word) SIMD
S - Signed Comparison
U - Unsigned Comparison

Operation

```
if (B Specified) then
 wRd[byte 7] = (wRn[byte 7] < wRm[byte 7]) ? wRn[byte 7] : wRm[byte 7]</pre>
 wRd[byte 6] = (wRn[byte 6] < wRm[byte 6]) ? wRn[byte 6] : wRm[byte 6]</pre>
 wRd[byte 5] = (wRn[byte 5] < wRm[byte 5]) ? wRn[byte 5] :</pre>
                                                                    wRm[byte 5]
 wRd[byte 4] = (wRn[byte 4] < wRm[byte 4]) ? wRn[byte 4] : wRm[byte 4]</pre>
 wRd[byte 3] = (wRn[byte 3] < wRm[byte 3]) ? wRn[byte 3] : wRm[byte 3]</pre>
 wRd[byte 2] = (wRn[byte 2] < wRm[byte 2]) ? wRn[byte 2] : wRm[byte 2]
wRd[byte 1] = (wRn[byte 1] < wRm[byte 1]) ? wRn[byte 1] : wRm[byte 1]</pre>
 wRd[byte 0] = (wRn[byte 0] < wRm[byte 0]) ? wRn[byte 0] : wRm[byte 0]</pre>
else if (H Specified) then
 wRd[half 3] = (wRn[half 3] < wRm[half 3]) ? wRn[half 3] : wRm[half 3]</pre>
 wRd[half 2] = (wRn[half 2] < wRm[half 2]) ? wRn[half 2] : wRm[half 2]</pre>
 wRd[half 1] = (wRn[half 1] < wRm[half 1]) ? wRn[half 1] : wRm[half 1]
 wRd[half 0] = (wRn[half 0] < wRm[half 0]) ? wRn[half 0] : wRm[half 0]</pre>
else if (W Specified) then
 wRd[word 1] = (wRn[word 1] < wRm[word 1]) ? wRn[word 1] : wRm[word 1]
 wRd[word 0] = (wRn[word 0] < wRm[word 0]) ? wRn[word 0] : wRm[word 0]</pre>
```

**Exceptions** None

### **Encoding**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|---|---|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|   |   | Со | nd |    |    | 11 | 10 |    |    | ww | /s1 |    |    | wl | ₹n |    |    | wi | Rd |    |    | 00 | 01 |   |   | 011 |   | 0 |   | wF | ₹m |   |

## **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |
| S         | s     | 1     |
| U         | S     | 0     |

SIMD Flags Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).



### **WMOV A.31**

Overview This pseudo-instruction moves register wRn to register wRd; this instruction is a form of WOR.

WMOV{Cond} wRd, wRn Usage

Qualifiers None

Operation WOR wRd,wRn,wRn

**Exceptions** None

**Encoding** see WOR

Sub-Field Encodingsee WOR

SIMD Flags see WOR

This is a pseudo-instruction that maps onto another Wireless  $MMX^{TM}$  technology instruction and is provided for convenience. Note



# A.32 WMUL

**Overview** Performs a vector multiplication of wRn and wRm on vectors of 16-bit data only; M-qualifier

indicates that the higher order 16 bits of the result are to be stored in wRd, the L-qualifier indicates that the lower 16 bits of the result are to be stored in wRd; can be performed on signed or unsigned

data.

Usage WMUL<U,S><M,L>{Cond} wRd, wRn, wRm

**Qualifiers** M – Most significant bits of the result to be saved

L – Least significant bits of the result to be saved

S – Signed U – Unsigned

### Operation



**Exceptions** None

## **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Со | nd |    |    | 11 | 10 |    |    | 00 | )sf |    |    | wl | Rn |    |    | wF | ₹d |    |    | 00 | 01 |   |   | 000 |   | 0 |   | wF | Rm |   |

## **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| S         | S     | 1     |
| U         | S     | 0     |
| М         | f     | 1     |
| L         | f     | 0     |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

**Note** When L is specified the U and S qualifiers produce the same result.



# A.33 WOR

**Overview** Performs a bit-wise logical "OR" between wRn and wRm and places the result in the Destination

register, wRd.

Usage WOR{Cond} wRd, wRn, wRm

**Qualifiers** None

Operation wRd = wRn | wRm

**Exceptions** None

# **Encoding**

| 31 | 30 | 29  | 28 | 8 2 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|-----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | С  | ond |    |     |    | 11 | 10 |    |    | 00 | 00 |    |    | wl | Rn |    |    | wF | ₹d |    |    | 00 | 00 |   |   | 000 |   | 0 |   | wF | Rm |   |

# Sub-Field EncodingNone

**SIMD Flags** Sets SIMD64 flags only; C and V flags are cleared and the N and Z flags are set according to the result. Does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |



# A.34 WPACK

Overview

Packs data from wRn and wRm into wRd, with wRm being packed into the upper half, and wRn being packed into the lower half for vectors of 16-, 32-, or 64-bit data, and saturate the results and place in the destination register wRd; packing can be performed with signed saturation or unsigned saturation.

Usage WPACK<H,W,D><US,SS>{Cond} wRd, wRn, wRm

**Qualifiers** H – Pack 16-bit (Half Word) into 8-bits

W - Pack 32-bit (Word) into 16-bits
 D - Pack 64-bit (Double) into 32-bits

SS – Signed Saturation US – Unsigned Saturation

```
Operation
```

```
if (H Specified)then
  wRd[byte 7] = saturate(wRm[half 3],
                                               {US,SS}, 8)
                                               US,SS},
  wRd[byte 6] = saturate(wRm[half 2],
 wRd[byte 5] = saturate(wRm[half 1],
                                               [US,SS}, 8)
  wRd[byte 4] = saturate(wRm[half 0],
                                               [US,SS}, 8)
 wRd[byte 3] = saturate(wRn[half 3],
wRd[byte 2] = saturate(wRn[half 2],
                                               [US,SS}, 8)
                                               [US,SS}, 8)
 wRd[byte 1] = saturate(wRn[half 1],
                                               (US,SS), 8
 wRd[byte 0] = saturate(wRn[half 0],
                                               \{US,SS\}, 8)
else if (W Specified)then
 wRd[half 3] = saturate(wRm[word 1],
                                               {US,SS}, 16)
 wRd[half 2] = saturate(wRm[word 0],
                                               {US,SS}, 16)
 wRd[half 1] = saturate(wRn[word 1],
wRd[half 0] = saturate(wRn[word 0],
                                              {US,SS}, 16)
{US,SS}, 16)
else if (D Specified) then
 wRd[word 1] = saturate(wRm, {US,SS}, 32)
wRd[word 0] = saturate(wRn, {US,SS}, 32)
```

### **Exceptions** None

## **Encoding**

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|-----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Co | ond |    |    | 11 | 10 |    |    | ww | /ss |    |    | w  | Rn |    |    | wF | ₹d |    |    | 00 | 00 |   |   | 100 |   | 0 |   | wR | lm |   |



# **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| Н         | ww    | 01    |
| W         | ww    | 10    |
| D         | ww    | 11    |
| Reserved  | ww    | 00    |
| US        | SS    | 01    |
| SS        | SS    | 11    |
| Reserved  | SS    | 00    |
| Reserved  | SS    | 10    |

**SIMD Flags** 

Sets Saturation flags if corresponding field saturates (US, SS) The C and V are cleared and the Z, N set according to the final result of the pack operation.

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

SIMD flags are set on the SIMD width of the result (see below).

| Qualifier | SIMD flags |
|-----------|------------|
| Н         | SIMD8      |
| W         | SIMD16     |
| D         | SIMD32     |

Note

The US and SS refer to the saturation limits applied not to the type of the incoming arguments. The incoming arguments are always treated as signed values (same as  $MMX^{TM}$  technology.)



# A.35 WROR

Overview Performs vector logical rotate-right of wRn by wRm for vectors of 16-, 32-, or 64-bit data and

places the result in the Destination register, wRd.

Usage WROR<H,W,D>{Cond} wRd, wRn, wRm

WROR<H,W,D>G{Cond} wRd, wRn, wCGRm

**Qualifiers** H – 16-bit (Half Word) SIMD

W - 32-bit (Word) SIMD D - 64-bit (Double)

G – wRm field specifies general purpose register to use for

shift value

Operation

```
if (H Specified) then
 wRd[half 3] = wRn[half 3] rotate_by ((G Specified) ?
wCGRm[7:0]:wRm[7:0])
 wRd[half 2] = wRn[half 2] rotate_by ((G Specified) ?
wCGRm[7:0]:wRm[7:0])
 wRd[half 1] = wRn[half 1] rotate_by ((G Specified) ?
wCGRm[7:0]:wRm[7:0])
 wRd[half 0] = wRn[half 0] rotate_by ((G Specified) ?
wCGRm[7:0]:wRm[7:0])
else if (W Specified) then
 wRd[word 1] = wRn[word 1] rotate_by ((G Specified) ?
wCGRm[7:0]:wRm[7:0])
 wRd[word 0] = wRn[word 0] rotate_by ((G Specified) ?
wCGRm[7:0]:wRm[7:0])
else if (D Specified) then
 wRd = wRn rotate_by ((G Specified) ? wCGRm[7:0]:wRm[7:0])
```

### **Exceptions** None

### **Encoding**

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 | 5 | 4  | 3    | 2    | 1  | 0 |
|----|------|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|----|------|------|----|---|
|    | Cond |    |    | 11 | 10 |    |    | wv | v11 |    |    | wl | Rn |    |    | wi | ₹d |    |    | 00 | 0g |   |   | 010 |   | 0 | wF | Rm/v | /CGI | Rn |   |

## **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| Н         | ww    | 01    |
| W         | ww    | 10    |
| D         | ww    | 11    |
| Reserved  | ww    | 00    |
| G         | g     | 1     |
| No G      | g     | 0     |



SIMD Flags

Clears C and V flags, and sets Z and N according to the result. Does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

Note

Specifying an illegal value for wCGRm when the G qualifier is used causes an undefined instruction exception.



# A.36 WSAD

**Overview** Performs the sum of absolute differences of wRn and wRm, and accumulates the result with wRd;

can be applied to 8-bit or 16-bit unsigned data vectors.

Usage WSAD<B,H>{Z}{Cond} wRd, wRn, wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H – 16-bit (Half Word) SIMD Z – Zero Accumulator First

Operation

```
wRd[word 1] = 0;
if (B specified)then
wRd[word 0] = (Z Specified) ? 0: wRd[word 0]
+ abs(wRn[byte 7] - wRm[byte 7])
+ abs(wRn[byte 6] - wRm[byte 6])
+ abs(wRn[byte 5] - wRm[byte 5])
+ abs(wRn[byte 4] - wRm[byte 4])
+ abs(wRn[byte 3] - wRm[byte 3])
+ abs(wRn[byte 3] - wRm[byte 3])
+ abs(wRn[byte 2] - wRm[byte 2])
+ abs(wRn[byte 1] - wRm[byte 1])
+ abs(wRn[byte 0] - wRm[byte 0])
else if (H specified)then
wRd[word 0] = Z Specified) ? 0: wRd[word 0]
+ abs(wRn[half 3] - wRm[half 3])
+ abs(wRn[half 2] - wRm[half 2])
+ abs(wRn[half 1] - wRm[half 1])
+ abs(wRn[half 0] - wRm[half 0])
```

**Exceptions** None

### **Encoding**

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Cond |    |    |    | 11 | 10 |    |    | 0h | 0z |    |    | wl | ₹n |    |    | wi | ₹d |    |    | 00 | 01 |   |   | 001 |   | 0 |   | wF | Rm |   |

### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | h     | 0     |
| Н         | h     | 1     |
| Z         | Z     | 1     |
| No Z      | Z     | 0     |

**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

**Note** Accumulates the result to 32-bits only



# **WSHUFH**

Overview Select (shuffle) 16-bit data values in Destination register, wRd, from 16-bit fields in Source register

specified by the 8-bit immediate value.

WSHUFH{Cond} wRd, wRn, #Imm8 Usage

Qualifiers None

Operation

wRd[Half 0]=wRn[Half Imm8[1:0]]
wRd[Half 1]=wRn[Half Imm8[3:2]]
wRd[Half 2]=wRn[Half Imm8[5:4]] wRd[Half 3]=wRn[Half Imm8[7:6]]

**Exceptions** None

## **Encoding**

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Cond |    |    |    | 11 | 10 |    |    | dd | СС |    |    | wl | Rn |    |    | wF | ₹d |    |    | 00 | 01 |   |   | 111 |   | 0 |   | bb | aa |   |

# **Sub-Field Encoding**

| Field | Value     |
|-------|-----------|
| bbaa  | Imm8[3:0] |
| ddcc  | Imm8[7:4] |

**SIMD Flags** 

Sets Z and N flag, clears C, and V; sets SIMD16 flags only; does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |



# A.38 WSLL

**Overview** Performs vector logical shift-left of wRn by wRm for vectors of 16-, 32-, or 64-bit data and places

the result in wRd.

Usage WSLL<H,W,D>{Cond} wRd, wRn, wRm

WSLL<H,W,D>G {Cond} wRd, wRn, wCGRn

**Qualifiers** H – 16-bit (Half Word) SIMD

W – 32-bit (Word) SIMD D – 64-bit (Double)

G – wRm field specifies general purpose register to use for

shift value

Operation if (H Specified)then

```
wRd[half 3] = wRn[half 3] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[half 2] = wRn[half 2] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[half 1] = wRn[half 1] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[half 0] = wRn[half 0] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
else if (W Specified) then
   wRd[word 1] = wRn[word 1] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[word 0] = wRn[word 0] << ((G Specified) ? wCGRm[7:0]:wRm[7:0])
else if (D Specified) then
   wRd = wRn << ((G Specified) ? wCGRm[7:0])</pre>
```

### **Exceptions** None

### **Encoding**

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3  | 2    | 1   | 0  |
|----|------|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|----|------|-----|----|
|    | Cond |    |    |    | 11 | 10 |    |    | ww | /01 |    |    | wl | ₹n |    |    | wl | ₹d |    |    | 00 | 0g |   |   | 010 |   | 0 | wF | Rm/w | CGI | ₹n |

## **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| Н         | ww    | 01    |
| W         | ww    | 10    |
| D         | ww    | 11    |
| Reserved  | ww    | 00    |
| G         | g     | 1     |
| No G      | g     | 0     |



SIMD Flags

The V, C flags are cleared; the Z and N flag are set as a result of the operation,; does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

Note

Zero is shifted in from the right; if shift value > 63 (for D qualifier), 31 (for W qualifier) or 15 (for H qualifier), the Destination register contains all zeros. Specifying an illegal value for wCGRm when the G qualifier is used causes an undefined instruction exception.



# A.39 WSRA

**Overview** Performs vector arithmetic shift-right of wRn by wRm for vectors of 16-, 32-, or 64-bit data and

places the result in wRd.

Usage WSRA<H,W,D>{Cond} wRd, wRn, wRm

WSRA<H,W,D>G{Cond} wRd, wRn, wCGRn

**Qualifiers** H – 16-bit (Half Word) SIMD

W – 32-bit (Word) SIMD D – 64-bit (Double)

G – wRm field specifies general purpose register to use for

shift value

Operation if (H Specified)then

```
wRd[half 3] = wRn[half 3] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[half 2] = wRn[half 2] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[half 1] = wRn[half 1] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[half 0] = wRn[half 0] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
else if (W Specified) then
wRd[word 1] = wRn[word 1] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[word 0] = wRn[word 0] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
else if (D Specified) then
wRd = wRn >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
```

### **Exceptions** None

### **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11   | 10 | 9 | 8 | 7   | 6 | 5 | 4  | 3    | 2    | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|------|----|---|---|-----|---|---|----|------|------|----|---|
|    | Co | nd |    |    | 11 | 10 |    |    | ww | /00 |    |    | wl | Rn |    |    | wl | ₹d |    | 000g |    |   |   | 010 |   | 0 | wF | Rm/w | /CGI | Rn |   |

## **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| Н         | ww    | 01    |
| W         | ww    | 10    |
| D         | ww    | 11    |
| Reserved  | ww    | 00    |
| G         | g     | 1     |
| No G      | g     | 0     |



#### SIMD Flags

The C and V flags are cleared; the and Z and N flags are set as a result of the operation; does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

#### Note

The original sign bit is shifted in from the left; if the shift value > 63 (for D qualifier), 31 (for W qualifier) or 15 (for H qualifier), the Destination register contains all sign bits. Specifying an illegal value for wCGRm when the G qualifier is used causes an undefined instruction exception.



## A.40 WSRL

**Overview** Performs vector logical shift-right of wRn by wRm for vectors of 16-, 32-, or 64-bit data and places

the result in wRd.

Usage WSRL<H,W,D>{Cond} wRd, wRn, wRm

WSRL<H,W,D>G{Cond} wRd, wRn, wCGRn

**Qualifiers** H – 16-bit (Half Word) SIMD

W – 32-bit (Word) SIMD D – 64-bit (Double)

G – wRm field specifies general purpose register to use for

shift value

Operation if (H Specified)then

```
WRd[half 3] = wRn[half 3] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[half 2] = wRn[half 2] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[half 1] = wRn[half 1] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[half 0] = wRn[half 0] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
else if (W Specified) then
wRd[word 1] = wRn[word 1] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
wRd[word 0] = wRn[word 0] >> ((G Specified) ? wCGRm[7:0]:wRm[7:0])
else if (D Specified) then
wRd = wRn >> ((G Specified) ? wCGRm[7:0])
```

**Exceptions** None

#### **Encoding**

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 | 5 | 4  | 3    | 2   | 1  | 0 |
|----|------|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|----|------|-----|----|---|
|    | Cond |    |    | 11 | 10 |    |    | ww | /10 |    |    | wl | Rn |    |    | wi | ₹d |    |    | 00 | 0g |   |   | 010 |   | 0 | wF | Rm/w | CGF | ₹n |   |

#### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| Н         | ww    | 01    |
| W         | ww    | 10    |
| D         | ww    | 11    |
| Reserved  | ww    | 00    |
| G         | g     | 1     |
| No G      | g     | 0     |



#### **SIMD Flags**

The C and V flags are cleared; the Z and N flags are set as a result of the operation; does not effect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

#### Note

Zero is shifted in from the left; if the shift value > 63 (for D qualifier), 31 (for W qualifier) or 15 (for H qualifier), the Destination register contains all zeros. Specifying an illegal value for wCGRm when the G qualifier is used causes an undefined instruction exception.



### A.41 WSTR

**Overview** Performs a store from the Source register (either wRm or wCx) into the memory location whose

address is specified by the Rn register and corresponding address modifiers; 8-, 16-, 32-, and 64-bit data values can be stored from the Data registers (wRm), and 32-bits only can be stored from the

Control registers (wCx).

Usage WSTR<B,H,W,D>{Cond} wRm, <address\_mode>

WSTRW wCx, <address\_mode>

**Qualifiers** B – Store Byte

H - Store Half W - Store Word D - Store Double

Operation if (B specified) then

Mem[<address\_mode>] = wRm[7:0];
else if (h specified) then
 Mem[<address\_mode>] = wRm[15:0];
else if (W specified) then
 Mem[<address\_mode>] = wRm[31:0];
else if (D specified) then
 Mem[<address\_mode>] = wRm[63:0];

#### **Exceptions**

**Encoding** WSTR<B,H,W,D>

| 31 | 30   | 29 | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0 |
|----|------|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|------|------|---|---|---|
|    | Cond |    |    |    | 110 |    | Р  | U  | N  | W  | 0  |    | R  | n  |    |    | wF | Rm |    |    | 000 |   | М |   |   |   | offs | et_8 |   |   |   |

#### **Sub-Field Encoding**WSTR<B,H,W,D>

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | N,M   | 0,0   |
| Н         | N,M   | 1,0   |
| W         | N,M   | 0,1   |
| D         | N,M   | 1,1   |

P,U,W and offset\_8 encoding is as specified in the ARM\* V5 architecture.

#### **Encoding** WSTRW wCx

| 31 | 30 | 29  | 9 | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0 |
|----|----|-----|---|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|------|------|---|---|---|
|    | 1  | 111 |   |    |    | 110 |    | Р  | U  | 0  | W  | 0  |    | R  | n  |    |    | w  | Сх |    |    | 00 | 01 |   |   |   |   | offs | et_8 |   |   |   |

Sub-Field EncodingP,U,W, and offset\_8 encoding is as specified in the ARM\* V5 architecture.



**SIMD Flags** Does not effect the SIMD PSR flags (wCASF) or Saturation flags (wCSSF).

Note:

The Data address is generated by the Intel® XScale<sup>TM</sup> microarchitecture where <address\_mode> is allowable modes specified in ARM\* store coprocessor. The offset used in the address calculation is always specified to the assembler in bytes. However for the W and D qualifiers the offset must be a word multiple (i.e divisible by 4). This allows the word- and double-store variants to have a greater offset range (0 - 0x3FC) than the byte- and half-word store variants (0 - 0xFF). See Table A-5.

Table A-5. Store Address Mode Assembler Offset Specification and Instruction Encoding

| Qualifier | Assembler<br>Offset Units<br>(AS_offset) | Assembler Offset<br>Restriction             | Instruction<br>encoding<br>(offset_8) |
|-----------|------------------------------------------|---------------------------------------------|---------------------------------------|
| В         | Byte                                     | AS_offset =< 0xFF                           | AS_offset[7:0]                        |
| Н         | Byte                                     | AS_offset =< 0xFF                           | AS_offset[7:0]                        |
| W         | Byte                                     | AS_offset =< 0x3FC & AS_offset mod 4 = 0    | AS_offset[[9:2]                       |
| D         | Byte                                     | AS_offset =< 0x3FC &<br>AS_offset mod 4 = 0 | AS_offset[9:2]                        |

If an offset is required that does not meet the above restrictions, the address must be modified using a separate instruction (e.g., add/subtract).

Addresses should be aligned at the byte/half/word boundary of the data item being stored. Lower *address* bits should be cleared if the unaligned address traps is enabled on the main core, otherwise unaligned address trap is taken.

If unaligned traps are disabled the following occurs.

| Qualifier | Unaligned Behavior |
|-----------|--------------------|
| В         | never unaligned    |
| H,W,D     | unpredictable      |

*Note:* Stores from Wireless MMX<sup>TM</sup> technology Control registers are word only and cannot be conditionally executed.

103



### A.42 WSUB

Overview Performs vector subtraction of wRm from wRn for vectors of 8-, 16-, or 32-bit signed or unsigned

data, and places the result in wRd. Saturation can be specified as signed, unsigned, or no saturation.

Usage WSUB<B,H,W>{US,SS}{Cond} wRd, wRn, wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H - 16-bit (Half Word) SIMD
W - 32-bit (Word) SIMD
SS - Signed Saturation
US - Unsigned Saturation

Operation

```
if (B Specified)then
  wRd[byte 7] = saturate(wRn[byte 7] - wRm[byte 7],
                                                                    {US,SS}, 8)
  wRd[byte 6] = saturate(wRn[byte 6] - wRm[byte 6],
                                                                    {US,SS},
  wRd[byte 5] = saturate(wRn[byte 5] - wRm[byte 5],
wRd[byte 4] = saturate(wRn[byte 4] - wRm[byte 4],
                                                                    (US,SS), 8
                                                                    {US,SS}, 8)
  wRd[byte 3] = saturate(wRn[byte 3] - wRm[byte 3],
                                                                    \{US,SS\}, 8)
 wRd[byte 2] = saturate(wRn[byte 2] - wRm[byte 2],
wRd[byte 1] = saturate(wRn[byte 1] - wRm[byte 1],
wRd[byte 0] = saturate(wRn[byte 0] - wRm[byte 0],
                                                                    {US,SS}, 8)
{US,SS}, 8)
                                                                    {US,SS}, 8)
else if (H Specified)then
  wRd[half 3] = saturate(wRn[half 3] - wRm[half 3],
wRd[half 2] = saturate(wRn[half 2] - wRm[half 2],
                                                                    {US,SS}, 16)
                                                                    {US,SS}, 16)
  wRd[half 1] = saturate(wRn[half 1] - wRm[half 1],
                                                                    {US,SS}, 16)
  wRd[half 0] = saturate(wRn[half 0] - wRm[half 0], {US,SS}, 16)
else if (W Specified) then
  wRd[word 1] = saturate(wRn[word 1] - wRm[word 1], {US,SS}, 32)
  wRd[word 0] = saturate(wRn[word 0] - wRm[word 0], {US,SS}, 32)
```

#### **Exceptions** None

#### Encoding

| 3 | 1 3  | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|------|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----|---|---|---|----|----|---|---|---|
|   | Cond |    |    | 11 | 10 |    |    | ww | /ss |    |    | w  | Rn |    |    | wi | ₹d |    |    | 00 | 01 |    |   | 101 |   | 0 |   | wF | ₹m |   |   |   |

#### **Sub-Field Encoding**

| Qualifier     | Field | Value |
|---------------|-------|-------|
| В             | ww    | 00    |
| Н             | ww    | 01    |
| W             | ww    | 10    |
| Reserved      | ww    | 11    |
| US            | SS    | 01    |
| SS            | SS    | 11    |
| No Saturation | SS    | 00    |
| Reserved      | SS    | 10    |



#### SIMD Flags

Sets SIMD flags (wCASF) on the result of the subtraction wRn-wRm. If US/SS is specified and saturation occurs, the SIMD flags (wCASF) are set on the post-saturation (final result) value. The Saturation flags (wCSSF) are set if the US/SS qualifier is specified and the corresponding fields saturates.

| Flag | No Saturation<br>Specified | US/SS specified and no Result Saturation | US/SS specified and<br>Result Saturates |
|------|----------------------------|------------------------------------------|-----------------------------------------|
| N    | Set on Final Result        | Set on Final Result                      | Set on Final Result                     |
| Z    | Set on Final Result        | Set on Final Result                      | Set on Final Result                     |
| С    | Set on Final Result        | Set on Final Result                      | Cleared                                 |
| V    | Set on Final Result        | Set on Final Result                      | Cleared                                 |



# A.43 WUNPCKEH

Overview Unpacks 8-bit, 16-bit, or 32-bit data from the top half of wRn (the Source register), and either zero-

or signed-extends each field, and places the result into the Destination register, wRd.

Usage WUNPCKEH<U,S><B,H,W>{Cond} wRd, wRn

**Qualifiers** B – 8-bit (Byte) SIMD

H - 16-bit (Half Word) SIMD W - 32-bit (Word) SIMD

U – Unsigned S – Sign extend

Operation WUNPCKEHUB wRd, wRn



Unsigned Extend



Signed Extend

**Exceptions** None

#### **Encoding**

| 31 | 30   | 29 | 28   | 27 | 26 | 25   | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14   | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |
|----|------|----|------|----|----|------|----|----|----|-----|----|----|----|----|----|----|------|----|----|----|----|-----|---|---|---|----|----|---|---|---|---|
|    | Cond |    | 1110 |    |    | wws0 |    |    |    | wRn |    |    |    | wF | ₹d |    | 0000 |    |    |    |    | 110 |   | 0 |   | 00 | 00 |   |   |   |   |



### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |
| U         | s     | 0     |
| S         | S     | 1     |

**SIMD Flags** Sets N and Z flags, depending on the result fields, and clears C and V flags.

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

SIMD flags are set on the SIMD width of the result (see below.)

| Qualifier | SIMD flags |
|-----------|------------|
| В         | SIMD16     |
| Н         | SIMD32     |
| W         | SIMD64     |

Note



# A.44 WUNPCKIH

**Overview** Unpacks either 8-bit, 16-bit, or 32 bit data from the top half of wRn, interleaves with the top half of

wRm, and places the result into the Destination register, wRd.

Usage WUNPCKIH<B,H,W>{Cond} wRd, wRn, wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H – 16-bit (Half Word) SIMD W – 32-bit (Word) SIMD

#### Operation

WUNPCKIHB wRd,wRn,wRm



**Exceptions** None

#### **Encoding**

| 31 | 30   | 29 | 28 | 27   | 26 | 25 | 24 | 23   | 22 | 21 | 20 | 19  | 18 | 17 | 16  | 15 | 14 | 13   | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|------|----|----|------|----|----|----|------|----|----|----|-----|----|----|-----|----|----|------|----|----|----|---|-----|---|---|---|----|----|---|---|---|
|    | Cond |    |    | 1110 |    |    |    | ww01 |    |    |    | wRn |    |    | wRd |    |    | 0000 |    |    |    |   | 110 |   | 0 |   | wF | lm |   |   |   |

#### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |



**SIMD Flags** Sets N and Z flags, depending on the result fields, and clears C and V flags.

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

The SIMD flags are set on the SIMD width of the result (see table below.)

| Qualifier | SIMD flags |
|-----------|------------|
| В         | SIMD8      |
| Н         | SIMD16     |
| W         | SIMD32     |

Note



# A.45 WUNPCKEL

Overview Unpacks either 8-bit, 16-bit, or 32 bit data from the lower half of wRn (the Source register), and

either zero- or sign-extends each field, and places the result into the Destination register, wRd.

Usage WUNPCKEL<U,S><B,H,W>{Cond} wRd, wRn

**Qualifiers** B – 8-bit (Byte) SIMD

H – 16-bit (Half Word) SIMD W – 32-bit (Word) SIMD

U - Unsigned S - Sign extend

Operation WUNPCKELB wRn



**Unsigned Extend** 



Signed Extend

**Exceptions** None

### **Encoding**

| 31 | 30   | 29 | 28 | 27   | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11   | 10 | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|------|----|----|------|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|------|----|---|---|---|-----|---|---|---|----|----|---|
|    | Cond |    |    | 1110 |    |    |    |    | wws0 |    |    |    | wl | ₹n |    |    | wl | Rd |    | 0000 |    |   |   |   | 111 |   | 0 |   | 00 | 00 |   |



### **Sub-Field Encoding**

| Qualifier | Field | Value | SIMD |
|-----------|-------|-------|------|
| В         | ww    | 00    |      |
| Н         | ww    | 01    |      |
| W         | ww    | 10    |      |
| Reserved  | ww    | 11    |      |
| U         | s     | 0     |      |
| S         | S     | 1     |      |

**SIMD Flags** Sets N and Z flags, depending on the result fields, and clears C and V flags.

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

SIMD flags are set on the SIMD width of the result (see below.)

| Qualifier | SIMD flags |
|-----------|------------|
| В         | SIMD16     |
| Н         | SIMD32     |
| W         | SIMD64     |

Note



# A.46 WUNPCKIL

Overview Unpacks either 8-bit, 16-bit, or 32 bit data from the lower half of wRn and the lower half of wRm,

and places the result into the Destination register, wRd.

Usage WUNPCKIL<B,H,W>{Cond} wRd, wRn,wRm

**Qualifiers** B – 8-bit (Byte) SIMD

H – 16-bit (Half Word) SIMD W – 32-bit (Word) SIMD

#### Operation

WUNPCKILB wRd, wRn,wRm



Interleave

#### **Exceptions** None

#### **Encoding**

| 3 | 1 30 | 0   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|---|------|-----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|   | C    | Cor | nd |    |    | 11 | 10 |    |    | ww | /01 |    |    | wl | Rn |    |    | wi | ₹d |    |    | 00 | 00 |   |   | 111 |   | 0 |   | wF | Rm |   |

#### **Sub-Field Encoding**

| Qualifier | Field | Value |
|-----------|-------|-------|
| В         | ww    | 00    |
| Н         | ww    | 01    |
| W         | ww    | 10    |
| Reserved  | ww    | 11    |



**SIMD Flags** Sets N and Z flags, depending on the result fields, and clears C and V flags.

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

SIMD flags are set on the SIMD width of the result (see table below.)

| Qualifier | SIMD flags |
|-----------|------------|
| В         | SIMD8      |
| Н         | SIMD16     |
| W         | SIMD32     |

Note



# A.47 WXOR

**Overview** Performs a bit-wise logical "XOR" between wRn and wRm, and places the result in wRd.

Usage WXOR{Cond} wRd, wRn, wRm

**Qualifiers** None

**Operation** wRd = wRn ^ wRm

**Exceptions** 

#### **Encoding**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|----|----|---|
|    | Co | nd |    |    | 11 | 10 |    |    | 00 | 01 |    |    | wl | Rn |    |    | wF | ₹d |    |    | 00 | 00 |   |   | 000 |   | 0 |   | wR | lm |   |

#### Sub-Field Encoding None

**SIMD Flags** Sets SIMD64 flags only; C and V flags are cleared and the N and Z flags are set according to the result; does not affect the Saturation flags (wCSSF).

| Flag | Action              |
|------|---------------------|
| N    | Set on Final Result |
| Z    | Set on Final Result |
| С    | Cleared             |
| V    | Cleared             |

#### Note



#### **WZERO A.48**

This pseudo-instruction zeros the Wireless  $MMX^{TM}$  technology Destination register, wRd; this instruction is a form of the WANDN instruction. Overview

Usage WZERO{Cond} wRd

Qualifiers None

Operation WANDN wRd, wRd, wRd

**Exceptions** None

**Encoding** see WANDN

Sub-Field Encoding see WANDN

**SIMD Flags** see WANDN

This is a pseudo-instruction that maps onto another Wireless MMX<sup>TM</sup> technology instruction and Note

is provided for convenience.

# Intel<sup>®</sup> Wireless MMX<sup>TM</sup> Technology Instruction Set





# Instruction Encoding Summary

B

This appendix gives an overview of the instruction encoding for the entire Wireless  $MMX^{TM}$  instruction set.

# **B.1** Coprocessor Data (CDP) Instructions

Encoded instructions that operate on the Coprocessor Register file use the ARM\* CDP format as show below.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21   | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10   | 9   | 8 | 7  | 6   | 5  | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|-----|------|----|----|----|----|----|----|----|----|----|----|------|-----|---|----|-----|----|---|---|----|----|---|
|    | Co | nd | _  |    | 11 | 10 | _  |    | Орс | ode1 | ·  |    | wl | Rn |    |    | wi | ₹d | ·  |    | ср_і | num |   | Op | cod | e2 | 0 |   | wF | lm |   |

Table B-1 summarizes the encoding for CDP instructions.

Table B-1. CDP Encoding (Sheet 1 of 2)

| Туре    | Instruction | Opcode2 | Opcode1           | cp_num | wRm |
|---------|-------------|---------|-------------------|--------|-----|
|         | WOR         |         | 0000              | 0000   | -   |
|         | WXOR        |         | 0001              | 0000   | -   |
|         | WAND        |         | 0010              | 0000   | -   |
| Misc    | WANDN       | 000     | 0011              | 0000   |     |
|         | WAVG2       |         | 1h0r              | 0000   | -   |
|         | reserved    |         | 01, 101-<br>,111- | 0000   | -   |
|         | WALIGNI     |         | 0vvv              | 0000   | -   |
| Align   | WALIGNR     | 001     | 10vv              | 0000   | -   |
|         | reserved    |         | 11                | 0000   |     |
|         | WSRA        |         | ww00              | 000g   | -   |
| Shift   | WSLL        | 010     | ww01              | 000g   | -   |
| Silit   | WSRL        | 010     | ww10              | 000g   | -   |
|         | WROR        |         | ww11              | 000g   | -   |
|         | WCMPEQ      |         | ww00              | 0000   | -   |
| Compare | WCMPGT      | 011     | wws1              | 0000   | -   |
|         | reserved    |         | 10                | 0000   |     |
| PACK    | WPACK       | 100     | wwss              | 0000   |     |



Table B-1. CDP Encoding (Sheet 2 of 2)

| Туре         | Instruction     | Opcode2 | Opcode1 | cp_num | wRm  |
|--------------|-----------------|---------|---------|--------|------|
|              | reserved        | 101     | -       | 0000   | -    |
|              | reserved        |         | 11      | 0000   | -    |
|              | WUNPCKEH        | 110     | wws0    | 0000   | -    |
| UnPack       | WUNPCKIH        |         | ww01    | 0000   | -    |
| OliFack      | reserved        |         | 11      | 0000   | -    |
|              | WUNPCKEL        | 111     | wws0    | 0000   | -    |
|              | WUNPCKIL        |         | ww01    | 0000   | -    |
|              | WMUL            |         | 00sf    | 0001   | -    |
| Multiply     | WMAC            | 000     | 01sz    | 0001   | -    |
| ividitiply   | WMADD           | 000     | 10s0    | 0001   | -    |
|              | reserved        |         | 10-1,11 | 0001   | -    |
| Difference   | reserved        | 001     | 0,1-1-  | 0001   | -    |
| Dillerence   | WSAD            | 001     | 0h0z    | 0001   | -    |
| Shift        | used for shifts | 010     | -       | 0001   | -    |
| Max/Min      | WMAX            | 011     | wws0    | 0001   | -    |
| IVIAX/IVIIII | WMIN            | 011     | wws1    | 0001   | -    |
|              | WADD            | 100     | wwss    | 0001   | -    |
| Arithmetic   | WSUB            | 101     | wwss    | 0001   | -    |
| Anumeuc      | WACC            | 110     | ww00    | 0001   | -    |
|              | reserved        | 110     | 10,1    | 0001   | -    |
| Shuffle      | WSHUF           | 111     | ddcc    | 0001   | bbaa |

# **B.2** Coprocessor Data Transfer Instructions

Instructions that transfer data between the ARM\* and Coprocessor Register file use the MRC, MCR, MRRC or MCRR instruction format (depending on direction and size).

# **B.2.1** Transfers to Coprocessor Register (MCR)

Transfers to the coprocessor register use the MCR format instruction as show below.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10   | 9   | 8 | 7  | 6   | 5   | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|------|-----|---|----|-----|-----|---|---|----|----|---|
|    | Со | nd |    |    | 11 | 10 |    | Op | cod | e1 | 0  |    | wl | Rd |    |    | R  | n  |    |    | ср_і | num |   | Op | cod | le2 | 1 |   | wF | lm |   |



Table B-2 summarizes the encoding for MCR transfers to the coprocessor register.

**Table B-2. MCR Encoding** 

| Instruction | Opcode1 | Opcode2 | cp_num          | wRm         |
|-------------|---------|---------|-----------------|-------------|
| TMCR        | 000     | 000     | 0001            | 0000        |
| TMIA        | 001     | See     | Special case be | low         |
| TBCST       | 010     | ww0     | 0000            | 0000        |
| TINSR       | 011     | ww0     | 0000            | 0bbb        |
|             | 1,-1-,1 |         |                 | -           |
|             | -       | 1,-1-,1 | 0001            | -           |
| reserved    | -       | -       |                 | 1,-1,1<br>1 |
|             | 010     | 1       |                 | -           |
|             | 011     | 1       | 0000            | -           |
|             | 1       |         |                 | -           |

For MIA, these instruction formats apply:

| ; | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18  | 17   | 16 | 15 | 14 | 13 | 12 | 11  | 10        | 9   | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|------|----|----|----|-----|------|----|----|----|----|----|-----|-----------|-----|---|----|----|---|---|---|---|---|---|
|   |    | Со | nd |    |    | 11 | 10 |    | Op | ocod | e1 | 0  |    | ОрС | ode2 | 2  |    | R  | s  |    | cp_ | num<br>1] | [3: |   | wF | ₹d |   | 1 |   | R | m |   |

Table B-3 summarizes the encoding for MIA transfers to the coprocessor register.

Table B-3. MIA Encoding

| Instruction | Opcode1 | Opcode2 | cp_num[3:1] |
|-------------|---------|---------|-------------|
| TMIA        | 001     | 0000    | 000         |
| TMIAPH      | 001     | 1000    | 000         |
| TMIAXY      | 001     | 11xy    | 000         |
| reserved    | 001     | 01      | 000         |

# **B.2.2** Transfers to Coprocessor Register (MCRR)

The TMCRR instruction uses the following format:

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23   | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10   | 9   | 8 | 7 | 6   | 5    | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|------|------|----|----|----|----|----|-----|----|----|----|----|----|----|------|-----|---|---|-----|------|---|---|----|----|---|
|    | Co | nd |    |    |    |    | 1100 | 0100 | )  |    |    |    | Ro | lHi |    |    | Rd | Lo |    |    | ср_і | num |   |   | Орс | ode2 | 2 |   | wl | ₹n |   |



Table B-4 summarizes the encoding for MCRR transfers to the coprocessor register.

Table B-4. TMCRR Encoding

| Instruction | Opcode2     | cp_num |
|-------------|-------------|--------|
| TMCRR       | 0000        | 0000   |
| reserved    | 0001 — 1111 | 0000   |
| reserved    | -           | 0001   |

# **B.2.3** Transfers from Coprocessor Register (MRC)

Transfers from the coprocessor register using the MRC format are show below.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7  | 6   | 5   | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|-----|-----|---|----|-----|-----|---|---|----|----|---|
|    | Со | nd |    |    | 11 | 10 |    | O  | ocod | e1 | 1  |    | w  | Rn |    |    | R  | d  |    |    | ср_ | num |   | Op | cod | le2 | 1 |   | wF | ₹m |   |

Table B-5 summarizes the encoding for MCR transfers from the coprocessor register.

Table B-5. MRC Encoding

| Instruction | Opcode2 | Opcode1 | cp_num | wRm    |
|-------------|---------|---------|--------|--------|
| TMRC        | 000     | 000     | 0001   | 0000   |
| TMOVMSK     | 001     | ww0     | 0000   | 0000   |
| TANDC       | 001     | ww0     | 0001   | 0000   |
| TORC        | 010     | ww0     | 0001   | 0000   |
| TEXTRC      | 011     | ww0     | 0001   | 0bbb   |
| TEXTRM      | 011     | ww0     | 0000   | sbbb   |
|             | 000     | 1,-1-,1 |        | -      |
|             | 000     | 000     |        | 1,-1,1 |
|             | 001     | 1       | 0001   | -      |
| reserved    | 010     | 1       |        | -      |
|             | 011     | 1       |        | -      |
|             | 1       | -       |        | -      |
|             | 001     | 1       | 0000   | -      |
|             | 1,-1-   | -       | 0000   |        |

# **B.2.4** Transfers from Coprocessor Register (MRRC)

The TMRRC instruction uses the following format:

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23   | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10   | 9   | 8 | 7 | 6   | 5    | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|------|------|----|----|----|----|----|-----|----|----|----|----|----|----|------|-----|---|---|-----|------|---|---|----|----|---|
|    | Со | nd |    |    |    |    | 1100 | 0101 | l  |    |    |    | Ro | lHi |    |    | Rd | Lo |    |    | ср_і | num |   |   | Орс | ode2 | 2 |   | wF | ₹n |   |



Table B-6 summarizes the sub-field encoding for MRRC transfers from the coprocessor register.

#### Table B-6. TMRRC Encoding

| Instruction | Opcode2     | cp_num |
|-------------|-------------|--------|
| TMRRC       | 0000        | 0000   |
| reserved    | 0001 — 1111 | 0000   |
| reserved    | -           | 0001   |

# **B.3** Load Store Instructions

# B.3.1 Load/Store to Wireless MMX<sup>TM</sup> technology Data Registers

This instruction uses the ARM\* Load/Store Coprocessor instruction so flags are compatible with the N-flag and 1 bit of the coprocessor number encode the 4 size options (Byte, Half, Word, Double Word).

| 31 | 30 | 29 | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0 |
|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|------|------|---|---|---|
|    | Co | nd |    |    | 110 |    | Р  | U  | N  | w  | L  |    | R  | n  |    |    | wi | Rd |    |    | 000 | )m |   |   |   |   | offs | et_8 |   |   |   |

# B.3.2 Load/Store to Wireless MMX<sup>TM</sup> technology Control Registers

This instruction uses the ARM\* LDC2/STC2 instruction class, which cannot be conditionally executed.

| 31 | 30 | 29 | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0 |
|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|------|------|---|---|---|
|    | 11 | 11 |    |    | 110 |    | Р  | U  | Z  | W  | Г  |    | R  | n  |    |    | wi | Rd |    |    | 00 | 01 |   |   |   |   | offs | et_8 |   |   |   |

Intel<sup>®</sup> Wireless MMX<sup>™</sup> Technology Instruction Encoding Summary





# Intrinsic Support

C

Intrinsics are special coding extensions that allow using the syntax of C function calls and C variables instead of hardware registers. Using these intrinsics frees programmers from having to program in assembly language and manage registers. In addition, the compiler optimizes the instruction scheduling so that executables run faster.

The major benefit of using intrinsics is that you now have access to key features that are not available using conventional coding practices. Intrinsics enable you to code with the syntax of C function calls and variables instead of assembly language. Most Wireless MMX<sup>TM</sup> instructions have a corresponding C intrinsic that implements that instruction directly. This frees you from managing registers and enables the compiler to optimize the instruction scheduling.

Wireless MMX<sup>TM</sup> instructions use the following new features:

- New registers enable packed data of up to 64 bits in length for optimal SIMD processing.
- New data types enable packing of up to 8 elements of data in one register.

For each computational and data manipulation instruction in the new extension sets, there is a corresponding C intrinsic that implements that instruction directly. This frees you from managing registers and assembly programming. Further, the compiler optimizes the instruction scheduling so that your executable runs faster.

# C.1 New Data Types

Wireleass MMX<sup>TM</sup> technology intrinsic functions use a new C data type, the \_\_m64 data type for some operands, representing the new registers that are used as the operands to these intrinsic functions.

The \_\_m64 data type is used to represent the contents of Wireleass MMX<sup>TM</sup> technology register, which is the register that is used by the Wireleass MMX<sup>TM</sup> technology intrinsics. The \_\_m64 data type can hold eight 8-bit values, four 16-bit values, two 32-bit values, or one 64-bit value.

# C.1.1 New Data Types Usage Guidelines

Since the new data type is not basic ANSI C data types, you must observe the following usage restrictions:

- Use the new data type only on either side of an assignment, as a return value, or as a parameter. You cannot use it with other arithmetic expressions ("+", "-", etc.).
- Use the new data type as objects in aggregates, such as unions to access the byte elements and structures.
- Use the new data type only with the respective intrinsics described in this book. The new data type is supported on both sides of an assignment statement: as parameters to a function call, and as a return value from a function call.



# **C.2** Naming and Usage Syntax

Most of the Wireleass MMX<sup>TM</sup> technology intrinsic names use a notational convention as follows:

\_mm\_intrin\_op\_suffix

| intrin_op | Indicates the intrinsics basic operation; for example, add for addition and sub for subtraction.                                                                                                                                                                                                                                                                                                                 |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| suffix    | Denotes the type of data operated on by the instruction. The first one or two letters of each suffix denotes whether the data is packed (p), or scalar (s).  The remaining letters denote the type: i64 signed 64-bit integeru64 unsigned 64-bit integeri32 signed 32-bit integeru32 unsigned 32-bit integeri16 signed 16-bit integeru16 unsigned 16-bit integeri8 signed 8-bit integeru8 unsigned 8-bit integer |

A number appended to a variable name indicates the element of a packed object. For example, r0 is the lowest word of r. The packed values are represented in right-to-left order, with the lowest value being used for scalar operations.

Due to the nature of the instruction, some intrinsics require their arguments to be immediates (constant integer literals). Some intrinsics are "composite" because they require more than one instruction to map.

### C.2.1 Conventions

This appendix uses several notational and typographical conventions to visually differentiate text. The following table explains these conventions.

| Convention     | Description                                                                                                                    |
|----------------|--------------------------------------------------------------------------------------------------------------------------------|
| Italics        | Italics identify variables and introduce new terminology. Titles of manuals are in italic font. Italics are used for emphasis. |
| Bold           | Used to specify something important.                                                                                           |
| Plain courier  | Used to specify written code.                                                                                                  |
| Italic courier | Used to specify parameters.                                                                                                    |
| UPPERCASE      | Used to specify options and commands.                                                                                          |
| GUI-elements   | Elements of the graphical user interface are written in Arial.                                                                 |
| <>             | Filenames and function names to be defined are delimited by <>.                                                                |
| ,              | Used to specify an item which may be repeated.                                                                                 |
| []             | Used to specify optional items.                                                                                                |
| {}             | Used to specify an optional item which may be repeated.                                                                        |

# C.2.2 Intrinsic Syntax

To use Wireleass  $MMX^{TM}$  technology intrinsics, you must include the file mmintrin.h found in the Intel compiler include directory. A 64-bit data type is defined in this include file. The include file also contains the ANSI C prototypes for these intrinsics.



The syntax of Wireleass MMX<sup>TM</sup> technology intrinsic prototype is: Syntax: data\_type intrinsic\_name (parameters);

| data_type      | Is the return data type, which can be either void, int,m64,int64. Intrinsics may return other data types as well, as indicated in the intrinsic syntax definitions. |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| intrinsic_name | Is the name of the intrinsic, which behaves like a function that you can use in your C++ code instead of in-lining the actual instruction.                          |
| parameters     | Represents the parameters required by each intrinsic.                                                                                                               |

*Note:* SIMD intrinsics on Floating point data types are not listed in this version of bookbookbook. These intrinsics are available in the next version.

# C.3 Wireless MMX<sup>TM</sup> Technology Arithmetic Intrinsics

Table C-1. Overview of Wireleass MMX<sup>TM</sup> technology Arithmetic Intrinsics (Sheet 1 of 2)

| Intrinsic Name | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/<br>SSE<br>Instruction | Operation      | Signed | Argument - Values/ Bits | Result-<br>Values/<br>Bits |
|----------------|-------------------------------------------|--------------------------------------------------------|----------------|--------|-------------------------|----------------------------|
| _mm_add_pi8    | WADDB                                     | PADDB                                                  | Addition       |        | 8/8                     | 8/8                        |
| _mm_add_pi16   | WADDH                                     | PADDW                                                  | Addition       |        | 4/16                    | 4/16                       |
| _mm_add_pi32   | WADDW                                     | PADDD                                                  | Addition       |        | 2/32                    | 2/32                       |
| _mm_adds_pi8   | WADDBSS                                   | PADDSB                                                 | Addition       | Yes    | 8/8                     | 8/8                        |
| _mm_adds_pi16  | WADDHSS                                   | PADDSW                                                 | Addition       | Yes    | 4/16                    | 4/16                       |
| _mm_adds_pi32  | WADDWSS                                   |                                                        | Addition       | Yes    | 2/32                    | 2/32                       |
| _mm_adds_pu8   | WADDBUS                                   | PADDUSB                                                | Addition       | No     | 8/8                     | 8/8                        |
| _mm_adds_pu16  | WADDHUS                                   | PADDUSW                                                | Addition       | No     | 4/16                    | 4/16                       |
| _mm_adds_pu32  | WADDWUS                                   |                                                        | Addition       | No     | 2/32                    | 2/32                       |
| _mm_sub_pi8    | WSUBB                                     | PSUBB                                                  | Subtraction    |        | 8/8                     | 8/8                        |
| _mm_sub_pi16   | WSUBH                                     | PSUBW                                                  | Subtraction    |        | 4/16                    | 4/16                       |
| _mm_sub_pi32   | WSUBW                                     | PSUBD                                                  | Subtraction    |        | 2/32                    | 2/32                       |
| _mm_subs_pi8   | WSUBBSS                                   | PSUBSB                                                 | Subtraction    | Yes    | 8/8                     | 8/8                        |
| _mm_subs_pi16  | WSUBHSS                                   | PSUBSW                                                 | Subtraction    | Yes    | 4/16                    | 4/16                       |
| _mm_subs_pi32  | WSUBWSS                                   |                                                        | Subtraction    | Yes    | 2/32                    | 2/32                       |
| _mm_subs_pu8   | WSUBBUS                                   | PSUBUSB                                                | Subtraction    | No     | 8/8                     | 8/8                        |
| _mm_subs_pu16  | WSUBHS                                    | PSUBUSW                                                | Subtraction    | No     | 4/16                    | 4/16                       |
| _mm_subs_pu32  | WSUBWUS                                   |                                                        | Subtraction    | No     | 2/32                    | 2/32                       |
| _mm_madd_pi16  | WMADDS                                    | PMADDWD                                                | Multiplication |        | 4/16                    | 2/32                       |
| _mm_madd_pu16  | WMADDU                                    |                                                        | Multiplication | No     | 4/16                    | 2/32                       |
| _mm_mulhi_pi16 | WMULSH                                    | PMULHW                                                 | Multiplication | Yes    | 4/16                    | 4/16<br>(high)             |



Table C-1. Overview of Wireleass MMX<sup>TM</sup> technology Arithmetic Intrinsics (Sheet 2 of 2)

| Intrinsic Name | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/<br>SSE<br>Instruction | Operation               | Signed | Argument - Values/ Bits | Result-<br>Values/<br>Bits |
|----------------|-------------------------------------------|--------------------------------------------------------|-------------------------|--------|-------------------------|----------------------------|
| _mm_mulhi_pu16 | WMULUH                                    | PMULHUW                                                | HUW Multiplication      |        | 4/16                    | 4/16<br>(high)             |
| _mm_mullo_pi16 | WMULSL/<br>WMULUL                         | PMULLW                                                 | Multiplication          |        | 4/16                    | 4/16<br>(low)              |
| _mm_mac_pi16   | WMACS                                     |                                                        | Multiply-<br>Accumulate | Yes    | 4/16                    | 4/16                       |
| _mm_mac_pu16   | WMACU                                     |                                                        | Multiply-<br>Accumulate | No     | 4/16                    | 4/16                       |
| _mm_macz_pi16  | WMACSZ                                    |                                                        | Multiply-<br>Accumulate | Yes    | 4/16                    | 4/16                       |
| _mm_macz_pu16  | WMACUZ                                    |                                                        | Multiply-<br>Accumulate | No     | 4/16                    | 4/16                       |
| _mm_acc_pu8    | WACCB                                     |                                                        | Accumulate              | No     | 8/8                     | 1/8                        |
| _mm_acc_pu16   | WACCH                                     |                                                        | Accumulate              | No     | 4/16                    | 1/16                       |
| _mm_acc_pu32   | WACCW                                     |                                                        | Accumulate              | No     | 2/32                    | 1/32                       |
| _mm_mia_si64   | TMIA                                      |                                                        | Multiply-<br>Accumulate | Yes    |                         | 1/64                       |
| _mm_miaph_si64 | TMIAPH                                    |                                                        | Multiply-<br>Accumulate | Yes    |                         | 1/64                       |
| _mm_miabb_si64 | TMIABB                                    |                                                        | Multiply-<br>Accumulate | Yes    |                         | 1/64                       |
| _mm_miabt_si64 | TMIABT                                    |                                                        | Multiply-<br>Accumulate | Yes    |                         | 1/64                       |
| _mm_miatb_si64 | TMIATB                                    |                                                        | Multiply-<br>Accumulate | Yes    |                         | 1/64                       |
| _mm_miatt_si64 | TMIATT                                    |                                                        | Multiply-<br>Accumulate | Yes    |                         | 1/64                       |

# C.3.1 \_mm\_add\_pi8

**Syntax:** \_\_m64 \_mm\_add\_pi8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Adds the eight 8-bit values in m1 to the eight 8-bit values in m2.

# C.3.2 \_mm\_add\_pi16

**Syntax:** \_\_m64 \_mm\_add\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Adds the four 16-bit values in m1 to the four 16-bit values in m2.



## C.3.3 \_mm\_add\_pi32

**Syntax:** \_\_m64 \_mm\_add\_pi32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Adds the two 32-bit values in m1 to the two 32-bit values in m2.

# C.3.4 \_mm\_adds\_pi8

**Syntax:** \_\_m64 \_mm\_adds\_pi8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Adds the eight signed 8-bit values in m1 to the eight signed 8-bit values in m2 using saturating arithmetic.

### C.3.5 \_mm\_adds\_pi16

**Syntax:** \_\_m64 \_mm\_adds\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Adds the four signed 16-bit values in m1 to the four signed 16-bit values in m2 using saturating arithmetic.

## C.3.6 \_mm\_adds\_pi32

**Syntax:** \_\_m64 \_mm\_adds\_pi32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Adds the two signed 32-bit values in m1 to the two signed 32-bit values in m2 using saturating arithmetic.

# C.3.7 \_mm\_adds\_pu8

**Syntax:** \_\_m64 \_mm\_adds\_pu8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Adds the eight unsigned 8-bit values in m1 to the eight unsigned 8-bit values in m2 using saturating arithmetic.

# C.3.8 \_mm\_adds\_pu16

**Syntax:** \_\_m64 \_mm\_adds\_pu16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Adds the four unsigned 16-bit values in m1 to the four unsigned 16-bit values in m2 using saturating arithmetic.



### C.3.9 \_mm\_adds\_pu32

**Syntax:** \_\_m64 \_mm\_adds\_pu32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Adds the two unsigned 32-bit values in m1 to the two unsigned 16-bit values in m2 using saturating arithmetic

## C.3.10 \_mm\_sub\_pi8

**Syntax:** \_\_m64 \_mm\_sub\_pi8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Subtracts the eight 8-bit values in m2 from the eight 8-bit values in m1.

# C.3.11 \_mm\_sub\_pi16

**Syntax:** \_\_m64 \_mm\_sub\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Subtracts the four 16-bit values in m2 from the four 16-bit values in m1.

### C.3.12 \_mm\_sub\_pi32

**Syntax:** \_\_m64 \_mm\_sub\_pi32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Subtracts the two 32-bit values in m2 from the two 32-bit values in m1.

# C.3.13 \_mm\_subs\_pi8

**Syntax:** \_\_m64 \_mm\_subs\_pi8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Subtracts the eight signed 8-bit values in m2 from the eight signed 8-bit values in m1 using saturating arithmetic.

# C.3.14 mm subs pi16

**Syntax:** \_\_m64 \_mm\_subs\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Subtracts the four signed 16-bit values in m2 from the four signed 16-bit values in m1 using saturating arithmetic.



## C.3.15 \_mm\_subs\_pi32

**Syntax:** \_\_m64 \_mm\_subs\_pi32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Subtracts the two signed 32-bit values in m2 from the two signed 32-bit values in m1 using saturating arithmetic.

### C.3.16 \_mm\_subs\_pu8

**Syntax:** \_\_m64 \_mm\_subs\_pu8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Subtracts the eight unsigned 8-bit values in m2 from the eight unsigned 8-bit values in m1 using saturating arithmetic.

# C.3.17 \_mm\_subs\_pu16

**Syntax:** \_\_m64 \_mm\_subs\_pu16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Subtracts the four unsigned 16-bit values in m2 from the four unsigned 16-bit values in m1 using saturating arithmetic.

# C.3.18 \_mm\_subs\_pu32

**Syntax:** \_\_m64 \_mm\_subs\_pu32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Subtracts the two unsigned 32-bit values in m2 from the two unsigned 32-bit values in m1 using saturating arithmetic.

# C.3.19 \_mm\_madd\_pi16

**Syntax:** \_\_m64 \_mm\_madd\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Multiplies four 16-bit values in m1 by four 16-bit values in m2 producing four 32-bit intermediate results, which are then summed the lower two products into the bottom word and the upper two products into the upper word of result.



## C.3.20 mm madd pu16

```
Syntax: __m64 _mm_madd_pu16 (__m64 m1, __m64 m2)
```

#### **Description:**

Multiplies four unsigned 16-bit values in m1 by four unsigned 16-bit values in m2 producing four 32-bit intermediate results, which are then summed the lower products into the bottom word and the upper two products into the upper word of result.

### C.3.21 mm\_mulhi\_pi16

```
Syntax: __m64 _mm_mulhi_pi16(__m64 a, __m64 b)
```

#### Description:

Multiplies four signed 16-bit values in m1 by four unsigned 16-bit values in m2 and produces the high 16 bits of the four results.

```
If r = _mm_mulhi_pi16(a, b), the action will be
r0 := hiword(a0 * b0);
r1 := hiword(a1 * b1);
r2 := hiword(a2 * b2);
r3 := hiword(a3 * b3);
```

# C.3.22 \_mm\_mulhi\_pu16

```
Syntax: __m64 _mm_mulhi_pu16(__m64 a, __m64 b)
```

#### Description:

Multiplies four unsigned 16-bit values in m1 by four unsigned 16-bit values in m2 and produces the high 16 bits of the four results.

```
If r = _mm_mulhi_pul6(a, b), the action will be
r0 := hiword(a0 * b0);
r1 := hiword(a1 * b1);
r2 := hiword(a2 * b2);
r3 := hiword(a3 * b3);
```



## C.3.23 \_mm\_mullo\_pi16

```
Syntax: __m64 _mm_mullo_pi16 (__m64 m1, __m64 m2)
```

#### **Description:**

Multiplies four 16-bit values in m1 by four 16-bit values in m2 and produces the low 16 bits of the four results.

```
If r = _mm_mullo_pul6(a, b), the action will be
r0 := lowword(a0 * b0);
r1 := lowword(a1 * b1);
r2 := lowword(a2 * b2);
r3 := lowword(a3 * b3);
```

# C.3.24 \_mm\_mac\_pi16

```
Syntax: __m64 _mm_mac_pi16 (__m64 m1, __m64 m2, __m64 m3)
```

#### **Description:**

Multiplies four signed 16-bit values in signed m2 by four 16-bit values in m3 and accumulates result with value in m1.

# C.3.25 \_mm\_mac\_pu16

```
Syntax: __m64 _mm_mac_pu16 (__m64 m1, __m64 m2, __m64 m3)
```

#### **Description:**

Multiplies four unsigned 16-bit values in unsigned m2 by four 16-bit values in m3 and accumulates result with value in m1.

# C.3.26 \_mm\_macz\_pi16

```
Syntax: __m64 _mm_macz_pi16 (__m64 m1, __m64 m2)
```

#### **Description:**

Multiplies four signed 16-bit values in signed m1 by four 16-bit values in m2 and accumulates zero.

# C.3.27 \_mm\_macz\_pu16

```
Syntax: __m64 _mm_macz_pu16 (__m64 m1, __m64 m2)
```

#### **Description:**

Multiplies four unsigned 16-bit values in unsigned m1 by four 16-bit values in m2 and accumulates result with zero.



### C.3.28 mm\_acc\_pu8

**Syntax:** \_\_m64 \_mm\_acc\_pu8 (\_\_m64 m1)

#### **Description:**

Unsigned accumulate across eight 8-bit values in m1.

### C.3.29 \_mm\_acc\_pu16

**Syntax:** \_\_m64 \_mm\_acc\_pu16 (\_\_m64 m1)

#### **Description:**

Unsigned accumulate across four 16-bit values in m1.

### C.3.30 \_mm\_acc\_pu32

**Syntax:** \_\_m64 \_mm\_acc\_pu32 (\_\_m64 m1)

**Description:** Unsigned accumulate across two 32-bit values in m1.

### C.3.31 \_mm\_mia\_si64

**Syntax:** \_\_m64 \_mm\_mia\_si64 (\_\_m64 m1, int a, int b)

#### **Description:**

Multiplies two signed 32-bit values in a & b and accumulates the result with 64-bit values in m1.

# C.3.32 \_mm\_miaph\_si64

**Syntax:** \_\_m64 \_mm\_miaph\_si64 (\_\_m64 m1, int a, int b)

#### **Description:**

Multiplies accumulate signed 16-bit values in a & b and accumulates the result with 64-bit values in m1

 $Result = sign\_extend((a[31:16] * b[31:16]) + (a[15:0] * b[15:0])) + m1$ 

# C.3.33 \_mm\_miabb\_si64

**Syntax:** \_\_m64 \_mm\_miabb\_si64(\_\_m64 m1, int a, int b)

Multiplies bottom half of signed 16-bit values in a and bottom half of signed 16-bit value in b and accumulates the result with 64-bit values in m1.

 $Result = sign\_extend(a[15:0] * b[15:0]) + m1$ 



## C.3.34 \_mm\_miabt\_si64

**Syntax:** \_\_m64 \_mm\_miabt\_si64(\_\_m64 m1, int a, int b)

#### **Description:**

Multiplies bottom half of signed 16-bit values in a and top half of signed 16-bit value in b and accumulates the result with 64-bit values in m1.

Result =  $sign_extend(a[15:0] * b[31:16]) + m1$ 

### C.3.35 \_mm\_miatb\_si64

**Syntax:** m64 mm miatb si64( m64 m1, int a, int b)

#### **Description:**

Multiplies top half of signed 16-bit values in a and bottom half of signed 16-bit value in b and accumulates the result with 64-bit values in m1.

Result = sign\_extend(a[31:16] \* b[15:0]) + m1

### C.3.36 \_mm\_miatt\_si64

**Syntax:** \_\_m64 \_mm\_miatt\_si64(\_\_m64 m1, int a, int b)

#### **Description:**

Multiplies top half of signed 16-bit values in a and top half of signed 16-bit value in b and accumulates the result with 64-bit values in m1.

Result = sign\_extend(a[31:16] \* b[31:16]) + m1

# C.4 Wireleass MMX<sup>TM</sup> technology Shift Intrinsics

Table C-2. Overview of Wireleass MMX<sup>TM</sup> technology Shift Intrinsics (Sheet 1 of 2)

| Intrinsic Name | Shift Direction | Shift Type | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/SSE<br>Instruction |
|----------------|-----------------|------------|-------------------------------------------|----------------------------------------------------|
| _mm_sll_pi16   | Left            | Logical    | WSLLH                                     | PSLLW                                              |
| _mm_slli_pi16  | Left            | Logical    | Composite                                 | PSLLWI                                             |
| _mm_sll_pi32   | Left            | Logical    | WSLLW                                     | PSLLD                                              |
| _mm_slli_pi32  | Left            | Logical    | Composite                                 | PSLLDI                                             |
| _mm_sll_si64   | Left            | Logical    | WSLLD                                     | PSLLQ                                              |
| _mm_slli_si64  | Left            | Logical    | Composite                                 | PSLLQI                                             |
| _mm_sra_pi16   | Right           | Arithmetic | WSRAH                                     | PSRAW                                              |
| _mm_srai_pi16  | Right           | Arithmetic | Composite                                 | PSRAWI                                             |



Table C-2. Overview of Wireleass MMX<sup>TM</sup> technology Shift Intrinsics (Sheet 2 of 2)

| Intrinsic Name | Shift Direction | Shift Type | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/SSE<br>Instruction |
|----------------|-----------------|------------|-------------------------------------------|----------------------------------------------------|
| _mm_sra_pi32   | Right           | Arithmetic | WSRAW                                     | PSRAD                                              |
| _mm_srai_pi32  | Right           | Arithmetic | Composite                                 | PSRADI                                             |
| _mm_sra_si64   | Right           | Arithmetic | WSRAD                                     |                                                    |
| _mm_srai_si64  | Right           | Arithmetic | Composite                                 |                                                    |
| _mm_srl_pi16   | Right           | Logical    | WSRLH                                     | PSRLW                                              |
| _mm_srli_pi16  | Right           | Logical    | Composite                                 | PSRLWI                                             |
| _mm_srl_pi32   | Right           | Logical    | WSRLW                                     | PSRLD                                              |
| _mm_srli_pi32  | Right           | Logical    | Composite                                 | PSRLDI                                             |
| _mm_srl_si64   | Right           | Logical    | WSRLD                                     | PSRLQ                                              |
| _mm_srli_si64  | Right           | Logical    | Composite                                 | PSRLQI                                             |
| _mm_ror_pi16   | Rotate right    | Logical    | WRORH                                     |                                                    |
| _mm_ror_pi32   | Rotate right    | Logical    | WRORW                                     |                                                    |
| _mm_ror_si64   | Rotate right    | Logical    | WRORD                                     |                                                    |
| _mm_rori_pi16  | Rotate right    | Logical    | Composite                                 |                                                    |
| _mm_rori_pi32  | Rotate right    | Logical    | Composite                                 |                                                    |
| _mm_rori_si64  | Rotate right    | Logical    | Composite                                 |                                                    |

# C.4.1 \_mm\_sll\_pi16

**Syntax:** \_\_m64 \_mm\_sll\_pi16 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Shifts four 16-bit values in m left the amount specified by count while shifting in zeros.

# C.4.2 \_mm\_slli\_pi16

**Syntax:** \_\_m64 \_mm\_slli\_pi16 (\_\_m64 m, int count)

#### **Description:**

Shifts four 16-bit values in m left the amount specified by count while shifting in zeros.

# C.4.3 \_mm\_sll\_pi32

**Syntax:** \_\_m64 \_mm\_sll\_pi32 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Shifts two 32-bit values in m left the amount specified by count while shifting in zeros.



## C.4.4 \_mm\_slli\_pi32

**Syntax:** \_\_m64 \_mm\_slli\_pi32 (\_\_m64 m, int count)

#### **Description:**

Shifts two 32-bit values in m left the amount specified by count while shifting in zeros.

## C.4.5 \_mm\_sll\_si64

**Syntax:** \_\_m64 \_mm\_sll\_si64 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Shifts the 64-bit value in m left the amount specified by count while shifting in zeros.

## C.4.6 \_mm\_slli\_si64

**Syntax:** \_\_m64 \_mm\_slli\_si64 (\_\_m64 m, int count)

#### **Description:**

Shifts the 64-bit value in m left the amount specified by count while shifting in zeros.

## C.4.7 \_mm\_sra\_pi16

**Syntax:** \_\_m64 \_mm\_sra\_pi16 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Shifts four 16-bit values in m right the amount specified by count while shifting in the sign bit.

## C.4.8 \_mm\_srai\_pi16

**Syntax:** \_\_m64 \_mm\_srai\_pi16 (\_\_m64 m, int count)

#### **Description:**

Shifts four 16-bit values in m right the amount specified by count while shifting in the sign bit.

## C.4.9 \_mm\_sra\_pi32

**Syntax:** \_\_m64 \_mm\_sra\_pi32 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Shifts two 32-bit values in m right the amount specified by count while shifting in the sign bit.



## C.4.10 \_mm\_srai\_pi32

**Syntax:** \_\_m64 \_mm\_srai\_pi32 (\_\_m64 m, int count)

#### **Description:**

Shifts two 32-bit values in m right the amount specified by count while shifting in the sign bit.

## C.4.11 mm sra si64

**Syntax:** \_\_m64 \_mm\_sra\_si64 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Shifts 64-bit value in m right the amount specified by count while shifting in the sign bit.

## C.4.12 \_mm\_srai\_si64

**Syntax:** \_\_m64 \_mm\_srai\_si64 (\_\_m64 m, int count)

#### **Description:**

Shifts 64-bit value in m right the amount specified by count while shifting in the sign bit.

## C.4.13 \_mm\_srl\_pi16

**Syntax:** \_\_m64 \_mm\_srl\_pi16 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Shifts four 16-bit values in m right the amount specified by count while shifting in zeros.

## C.4.14 \_mm\_srli\_pi16

Syntax: \_\_m64 \_mm\_srli\_pi16 (\_\_m64 m, int count)

#### Description

Shifts four 16-bit values in m right the amount specified by count while shifting in zeros.

## C.4.15 \_mm\_srl\_pi32

**Syntax:** \_\_m64 \_mm\_srl\_pi32 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Shifts two 32-bit values in m right the amount specified by count while shifting in zeros.



## C.4.16 \_mm\_srli\_pi32

**Syntax:** \_\_m64 \_mm\_srli\_pi32 (\_\_m64 m, int count)

#### **Description:**

Shifts two 32-bit values in m right the amount specified by count while shifting in zeros.

## C.4.17 \_mm\_srl\_si64

**Syntax:** \_\_m64 \_mm\_srl\_si64 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Shifts the 64-bit value in m right the amount specified by count while shifting in zeros.

## C.4.18 \_mm\_srli\_si64

**Syntax:** \_\_m64 \_mm\_srli\_si64 (\_\_m64 m, int count)

#### **Description:**

Shifts the 64-bit value in m right the amount specified by count while shifting in zeros.

## C.4.19 \_mm\_ror\_pi16

**Syntax:** \_\_m64 \_mm\_ror\_pi16 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Rotates four 16-bit values in m right the amount specified by count.

## C.4.20 \_mm\_ror\_pi32

**Syntax:** \_\_m64 \_mm\_ror\_pi32 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Rotates two 32-bit values in m right the amount specified by count.

## C.4.21 mm ror si64

**Syntax:** \_\_m64 \_mm\_ror\_si64 (\_\_m64 m, \_\_m64 count)

#### **Description:**

Rotates 64-bit value in m right the amount specified by count.



## C.4.22 \_mm\_rori\_pi16

Syntax: \_\_m64 \_mm\_rori\_pi16 (\_\_m64 m, int count)

#### **Description:**

Rotates four 16-bit values in m right the amount specified by count.

## C.4.23 \_mm\_rori\_pi32

**Syntax:** \_\_m64 \_mm\_rori\_pi32 (\_\_m64 m, int count)

#### **Description:**

Rotates two 32-bit values in m right the amount specified by count.

## C.4.24 \_mm\_rori\_si64

**Syntax:** \_\_m64 \_mm\_rori\_si64 (\_\_m64 m, int count)

#### **Description:**

Rotates 64-bit value in m right the amount specified by count.

## C.5 Wireleass MMX<sup>TM</sup> technology Logical Intrinsics

Table C-3. Overview of Wireleass MMX<sup>TM</sup> technology Logical Intrinsics

| Intrinsic Name  | Operation            | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/SSE<br>Instruction |  |
|-----------------|----------------------|-------------------------------------------|----------------------------------------------------|--|
| _mm_and_si64    | Bitwise AND          | WAND                                      | PAND                                               |  |
| _mm_andnot_si64 | Logical NOT          | WANDN                                     | PANDN                                              |  |
| _mm_or_si64     | Bitwise OR           | WOR                                       | POR                                                |  |
| _mm_xor_si64    | Bitwise Exclusive OR | WXOR                                      | PXOR                                               |  |

## C.5.1 mm and si64

**Syntax:** \_\_m64 \_mm\_and\_si64 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Performs a bitwise AND of the 64-bit value in m1 with the 64-bit value in m2.



## C.5.2 \_mm\_andnot\_si64

**Syntax:** \_\_m64 \_mm\_andnot\_si64 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Performs a logical NOT on the 64-bit value in m1 and use the result in a bitwise AND with the 64-bit value in m2.

## C.5.3 \_mm\_or\_si64

**Syntax:** \_\_m64 \_mm\_or\_si64 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Performs a bitwise OR of the 64-bit value in m1 with the 64-bit value in m2.

## C.5.4 \_mm\_xor\_si64

**Syntax:** \_\_m64 \_mm\_xor\_si64 (\_\_m64 m1, \_\_m64 m2)

#### Description:

Performs a bitwise XOR of the 64-bit value in m1 with the 64-bit value in m2.

## C.6 Wireless MMX<sup>TM</sup> Technology Compare Intrinsics

Table C-4. Overview of Wireless MMX<sup>TM</sup> Technology Compare Intrinsics

| Intrinsic Name | Comparison               | Number<br>of<br>Elements | Element<br>Bit Size | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/SSE<br>Instruction |
|----------------|--------------------------|--------------------------|---------------------|-------------------------------------------|----------------------------------------------------|
| _mm_cmpeq_pi8  | Equal                    | 8                        | 8                   | WCMPEQB                                   | PCMPEQB                                            |
| _mm_cmpeq_pi16 | Equal                    | 4                        | 16                  | WCMPEQH                                   | PCMPEQW                                            |
| _mm_cmpeq_pi32 | Equal                    | 2                        | 32                  | WCMPEQW                                   | PCMPEQD                                            |
| _mm_cmpgt_pi8  | Signed Greater Than      | 8                        | 8                   | WCMPGTSB                                  | PCMPGTB                                            |
| _mm_cmpgt_pu8  | Unsigned Greater<br>Than | 8                        | 8                   | WCMPGTUB                                  |                                                    |
| _mm_cmpgt_pi16 | Signed Greater Than      | 4                        | 16                  | WCMPGTSH                                  | PCMPGTW                                            |
| _mm_cmpgt_pu16 | Unsigned Greater<br>Than | 4                        | 16                  | WCMPGTUH                                  |                                                    |
| _mm_cmpgt_pi32 | Signed Greater Than      | 2                        | 32                  | WCMPGTSW                                  | PCMPGTD                                            |
| _mm_cmpgt_pu32 | Unsigned Greater<br>Than | 2                        | 32                  | WCMPGTUW                                  |                                                    |



## C.6.1 \_mm\_cmpeq\_pi8

**Syntax:** \_\_m64 \_mm\_cmpeq\_pi8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

If the respective 8-bit values in m1 are equal to the respective 8-bit values in m2, the function sets the respective 8-bit resulting values to all ones, otherwise it sets them to all zeros.

## C.6.2 \_mm\_cmpeq\_pi16

**Syntax:** \_\_m64 \_mm\_cmpeq\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

If the respective 16-bit values in m1 are equal to the respective 16-bit values in m2, the function sets the respective 16-bit resulting values to all ones, otherwise it sets them to all zeros.

## C.6.3 \_mm\_cmpeq\_pi32

**Syntax:** \_\_m64 \_mm\_cmpeq\_pi32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

If the respective 32-bit values in m1 are equal to the respective 32-bit values in m2, the function sets the respective 32-bit resulting values to all ones, otherwise it sets them to all zeros.

## C.6.4 \_mm\_cmpgt\_pi8

**Syntax:** \_\_m64 \_mm\_cmpgt\_pi8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

If the respective 8-bit values in m1 are greater than the respective 8-bit values in m2, the function sets the respective 8-bit resulting values to all ones, otherwise it sets them to all zeros.

## C.6.5 \_mm\_cmpgt\_pi16

**Syntax:** \_\_m64 \_mm\_cmpgt\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

If the respective 16-bit values in m1 are greater than the respective 16-bit values in m2, the function sets the respective 16-bit resulting values to all ones, otherwise it sets them to all zeros.



## C.6.6 \_mm\_cmpgt\_pi32

**Syntax:** \_\_m64 \_mm\_cmpgt\_pi32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

If the respective 32-bit values in m1 are greater than the respective 32-bit values in m2, the function sets the respective 32-bit resulting values to all ones, otherwise it sets them all to zeros.

## C.6.7 \_mm\_cmpgt\_pu8

**Syntax:** \_\_m64 \_mm\_cmpgt\_pu8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

If the respective 8-bit values in m1 are unsigned greater than the respective 8-bit values in m2, the function sets the respective 8-bit resulting values to all ones, otherwise it sets them to all zeros.

## C.6.8 \_mm\_cmpgt\_pu16

**Syntax:** \_\_m64 \_mm\_cmpgt\_pu16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

If the respective 16-bit values in m1 are unsigned greater than the respective 16-bit values in m2, the function sets the respective 16-bit resulting values to all ones, otherwise it sets them to all zeros.

## C.6.9 \_mm\_cmpgt\_pu32

**Syntax:** \_\_m64 \_mm\_cmpgt\_pu32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

If the respective 32-bit values in m1 are unsigned greater than the respective 32-bit values in m2, the function sets the respective 32-bit resulting values to all ones, otherwise it sets them all to zeros.

# C.7 Wireless MMX<sup>TM</sup> Technology PACK/UNPACK Intrinsics

Table C-5. Overview of Wireless MMX<sup>TM</sup> Technology PACK/UNPACK Intrinsics (Sheet 1 of 2)

| Intrinsic Name   | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/<br>SSE Instruction | Operation  | Signed | Saturation |
|------------------|-------------------------------------------|-----------------------------------------------------|------------|--------|------------|
| _mm_packs_pi16   | WPACKHSS                                  | PACKSSWB                                            | Pack       | Yes    | Yes        |
| _mm_packs_pi32   | WPACKWSS                                  | PACKSSDW                                            | Pack       | Yes    | Yes        |
| _mm_packs_pu16   | WPACKHUS                                  | PACKUSWB                                            | Pack       | No     | Yes        |
| _mm_unpackhi_pi8 | WUNPCKIHB                                 | PUNPCKHBW                                           | Interleave |        |            |



Table C-5. Overview of Wireless MMX<sup>TM</sup> Technology PACK/UNPACK Intrinsics (Sheet 2 of 2)

| Intrinsic Name    | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/<br>SSE Instruction | Operation         | Signed | Saturation |
|-------------------|-------------------------------------------|-----------------------------------------------------|-------------------|--------|------------|
| _mm_unpackhi_pi16 | WUNPCKIHH                                 | PUNPCKHWD                                           | Interleave        |        |            |
| _mm_unpackhi_pi32 | WUNPCKIHW                                 | PUNPCKHDQ                                           | Interleave        |        |            |
| _mm_unpacklo_pi8  | WUNPCKILB                                 | PUNPCKLBW                                           | Interleave        |        |            |
| _mm_unpacklo_pi16 | WUNPCKILH                                 | PUNPCKLWD                                           | Interleave        |        |            |
| _mm_unpacklo_pi32 | WUNPCKILW                                 | PUNPCKLDQ                                           | Interleave        |        |            |
| _mm_packs_si64    | WPACKDSS                                  |                                                     | Pack              | Yes    | Yes        |
| _mm_packs_su64    | WPACKDUS                                  |                                                     | Pack              | No     | Yes        |
| _mm_packs_pu32    | WPACKWUS                                  |                                                     | Pack              | No     | Yes        |
| _mm_unpackeh_pi8  | WUNPCKEHSB                                |                                                     | Signed extended   | Yes    | No         |
| _mm_unpackeh_pi16 | WUNPCKEHSH                                |                                                     | Signed extended   | Yes    | No         |
| _mm_unpackeh_pi32 | WUNPCKEHSW                                |                                                     | Signed extended   | Yes    | No         |
| _mm_unpackeh_pu8  | WUNPCKEHUB                                |                                                     | Unsigned extended | No     | No         |
| _mm_unpackeh_pu16 | WUNPCKEHUH                                |                                                     | Unsigned extended | No     | No         |
| _mm_unpackeh_pu32 | WUNPCKEHUW                                |                                                     | Unsigned extended | No     | No         |
| _mm_unpackel_pi8  | WUNPCKELSB                                |                                                     | Signed extended   | Yes    | No         |
| _mm_unpackel_pi16 | WUNPCKELSH                                |                                                     | Signed extended   | Yes    | No         |
| _mm_unpackel_pi32 | WUNPCKELSW                                |                                                     | Signed extended   | Yes    | No         |
| _mm_unpackel_pu8  | WUNPCKELUB                                |                                                     | Unsigned extended | No     | No         |
| _mm_unpackel_pu16 | WUNPCKELUH                                |                                                     | Unsigned extended | No     | No         |
| _mm_unpackel_pu32 | WUNPCKELUW                                |                                                     | Unsigned extended | No     | No         |

## C.7.1 \_mm\_packs\_pi16

**Syntax:** \_\_m64 \_mm\_packs\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Packs the four 16-bit values from m1 into the lower four 8-bit values of the result with signed saturation, and packs the four 16-bit values from m2 into the upper four 8-bit values of the result with signed saturation.



## C.7.2 \_mm\_packs\_pi32

**Syntax:** \_\_m64 \_mm\_packs\_pi32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Packs the two 32-bit values from m1 into the lower two 16-bit values of the result with signed saturation, and packs the two 32-bit values from m2 into the upper two 16-bit values of the result with signed saturation.

## C.7.3 \_mm\_packs\_pu16

**Syntax:** \_\_m64 \_mm\_packs\_pu16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Packs the four 16-bit values from m1 into the lower four 8-bit values of the result with unsigned saturation, and packs the four 16-bit values from m2 into the upper four 8-bit values of the result with unsigned saturation.

## C.7.4 \_mm\_unpackhi\_pi8

**Syntax:** \_\_m64 \_mm\_unpackhi\_pi8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Interleaves the four 8-bit values from the high half of m1 with the four values from the high half of m2. The interleaving begins with the data from m1.

## C.7.5 \_mm\_unpackhi\_pi16

**Syntax:** \_\_m64 \_mm\_unpackhi\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Interleaves the two 16-bit values from the high half of m1 with the two values from the high half of m2. The interleaving begins with the data from m1.

## C.7.6 \_mm\_unpackhi\_pi32

**Syntax:** \_\_m64 \_mm\_unpackhi\_pi32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Interleaves the 32-bit value from the high half of m1 with the 32-bit value from the high half of m2. The interleaving begins with the data from m1.



## C.7.7 \_mm\_unpacklo\_pi8

**Syntax:** \_\_m64 \_mm\_unpacklo\_pi8 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Interleaves the four 8-bit values from the low half of m1 with the four values from the low half of m2. The interleaving begins with the data from m1.

## C.7.8 \_mm\_unpacklo\_pi16

**Syntax:** \_\_m64 \_mm\_unpacklo\_pi16 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Interleaves the two 16-bit values from the low half of m1 with the two values from the low half of m2. The interleaving begins with the data from m1.

## C.7.9 \_mm\_unpacklo\_pi32

**Syntax:** \_\_m64 \_mm\_unpacklo\_pi32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Interleaves the 32-bit value from the low half of m1 with the 32-bit value from the low half of m2. The interleaving begins with the data from m1.

## C.7.10 \_mm\_packs\_si64

**Syntax:** \_\_m64 \_mm\_packs\_si64 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Packs the 64-bit value from m1 into the lower 32-bit value of the result with signed saturation, and packs the one 32-bit value from m2 into the upper 32-bit value of the result with signed saturation.

## C.7.11 \_mm\_packs\_su64

**Syntax:** \_\_m64 \_mm\_packs\_su64 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Packs the 64-bit values from m1 into the lower 32-bit values of the result with signed saturation, and packs the upper 32-bit values from m2 into the upper 32-bit values of the result with signed saturation.



## C.7.12 \_mm\_packs\_pu32

**Syntax:** \_\_m64 \_mm\_packs\_pu32 (\_\_m64 m1, \_\_m64 m2)

#### **Description:**

Packs the two 32-bit values from m1 into the lower two 16-bit values of the result with unsigned saturation, and packs the two 32-bit values from m2 into the upper two 16-bit values of the result with unsigned saturation.

## C.7.13 \_mm\_unpackeh\_pi8

Syntax: \_\_m64 \_mm\_unpackeh\_pi8 (\_\_m64 m1)

#### **Description:**

Unpacks the four 8-bit values from the high half of m1 and sign extended each value of result.

## C.7.14 \_mm\_unpackeh\_pi16

**Syntax:** \_\_m64 \_mm\_unpackeh\_pi16 (\_\_m64 m1)

#### **Description:**

Unpacks the two 16-bit values from the high half of m1 and sign extended each value of result.

## C.7.15 \_mm\_unpackeh\_pi32

**Syntax:** \_\_m64 \_mm\_unpackeh\_pi32 (\_\_m64 m1)

#### **Description:**

Unpacks the 32-bit value from the high half of m1 and sign extended each value of result.

## C.7.16 \_mm\_unpackeh\_pu8

Syntax: \_\_m64 \_mm\_unpackeh\_pu8 (\_\_m64 m1)

#### **Description:**

Unpacks the four 8-bit values from the high half of m1 and zero extended each value of result.

## C.7.17 \_mm\_unpackeh\_pu16

Syntax: \_\_m64 \_mm\_unpackeh\_pu16 (\_\_m64 m1)

#### **Description:**

Unpacks the two 16-bit values from the high half of m1 and zero extended each value of result.



## C.7.18 \_mm\_unpackeh\_pu32

**Syntax:** \_\_m64 \_mm\_unpackeh\_pu32 (\_\_m64 m1)

#### **Description:**

Unpacks the 32-bit value from the high half of m1 and zero extended each value of result.

## C.7.19 \_mm\_unpackel\_pi8

**Syntax:** \_\_m64 \_mm\_unpackel\_pi8 (\_\_m64 m1)

#### **Description:**

Unpacks the four 8-bit values from the low half of m1 and sign extended each value of result.

## C.7.20 \_mm\_unpackel\_pi16

**Syntax:** \_\_m64 \_mm\_unpackel\_pi16 (\_\_m64 m1)

#### **Description:**

Unpacks the two 16-bit values from the low half of m1 and sign extended each value of result.

## C.7.21 \_mm\_unpackel\_pi32

**Syntax:** \_\_m64 \_mm\_unpackel\_pi32 (\_\_m64 m1)

#### **Description:**

Unpacks the 32-bit value from the low half of m1 and sign extended each value of result.

## C.7.22 \_mm\_unpackel\_pu8

**Syntax:** \_\_m64 \_mm\_unpackel\_pu8 (\_\_m64 m1)

#### Description

Unpacks the four 8-bit values from the low half of m1 and zero extended each value of result.

## C.7.23 \_mm\_unpackel\_pu16

Syntax: \_\_m64 \_mm\_unpackel\_pu16 (\_\_m64 m1)

#### **Description:**

Unpacks the two 16-bit values from the low half of m1 and zero extended each value of result.



#### \_mm\_unpackel\_pu32 C.7.24

**Syntax:** \_\_m64 \_mm\_unpackel\_pu32 (\_\_m64 m1)

#### **Description:**

Unpacks the 32-bit value from the low half of m1 and zero extended each value of result.

#### Wireless MMX<sup>TM</sup> Technology Set Intrinsics **C.8**

Table C-6. Overview of Wireless MMX<sup>TM</sup> Technology Set Intrinsics

| Intrinsic Name   | Operation            | Number<br>of<br>Elements | Instruction | Element<br>Bit Size | Signed | Reverse<br>Order |
|------------------|----------------------|--------------------------|-------------|---------------------|--------|------------------|
| _mm_setzero_si64 | Set to zero          | 1                        | WZERO       | 64                  | No     | No               |
| _mm_set_pi32     | Set integer values   | 2                        | Composite   | 32                  | No     | No               |
| _mm_set_pi16     | Set integer values   | 4                        | Composite   | 16                  | No     | No               |
| _mm_set_pi8      | Set integer values   | 8                        | Composite   | 8                   | No     | No               |
| _mm_set1_pi32    | Set integer values   | 2                        | TBCSTW      | 32                  | Yes    | No               |
| _mm_set1_pi16    | Set integer values   | 4                        | TBCSTH      | 16                  | Yes    | No               |
| _mm_set1_pi8     | Set integer values   | 8                        | TBCSTB      | 8                   | Yes    | No               |
| _mm_setr_pi32    | Set integer values   | 2                        | Composite   | 32                  | No     | Yes              |
| _mm_setr_pi16    | Set integer values   | 4                        | Composite   | 16                  | No     | Yes              |
| _mm_setr_pi8     | Set integer values   | 8                        | Composite   | 8                   | No     | Yes              |
| _mm_setwcx       | Set control register |                          | TMCR        |                     |        |                  |
| _mm_getwcx       | Get control register |                          | TMRC        |                     |        |                  |

*Note:* In the following descriptions regarding the bits of the Wireleass MMX<sup>TM</sup> technology register, bit 0 is the least significant and bit 63 is the most significant.

#### C.8.1 \_mm\_setzero\_si64

Syntax: \_\_m64 \_mm\_setzero\_si64 ()

#### **Description:**

r := 0x0

Sets the 64-bit value to zero.

If  $r = _mm_setzero_si64$  (), the action will be



## C.8.2 mm\_set\_pi32

```
Syntax: __m64 _mm_set_pi32 (int i1, int i0)
```

#### **Description:**

Sets the 2 signed 32-bit integer values.

```
If r = _mm_set_pi32(i1, i0), the action will be
r0 : = i0;
r1 : = i1;
```

## C.8.3 \_mm\_set\_pi16

```
Syntax: __m64 _mm_set_pi16 (short w3, short w2, short w1, short w0)
```

#### **Description:**

Sets the 4 signed 16-bit integer values.

```
If r = _mm_set_pi16 (w3, w2, w1, w0), the action will be
r0 := w0;
r1 := w1;
r2 := w2;
r3 := w3;
```

## C.8.4 \_mm\_set\_pi8

```
Syntax: __m64 _mm_set_pi8 (char b7, char b6, char b5, char b4, char b3, char b2, char b1, char b0)
```

#### **Description:**

Sets the 8 signed 8-bit integer values.

```
If r = _mm_set_pi8 (b7, b6, b5, b4, b3, b2, b1, b0), the action will be
r0 := b0;
r1 := b1;
...
r7 := b7;
```

## C.8.5 \_mm\_set1\_pi32

```
Syntax: __m64 _mm_set1_pi32 (int i)
```

#### **Description:**

Sets the 2 signed 32-bit integer values to i.



```
If r = _mm_set1_pi32 (i), the action will be
r0 := i;
r1 := i;
```

## C.8.6 \_mm\_set1\_pi16

```
Syntax: __m64 _mm_set1_pi16 (short w)
```

#### **Description:**

Sets the 4 signed 16-bit integer values to w.

```
If r = _mm_set1_pi16 (w), action will be
r0 := w;
r1 := w;
r2 := w;
r3 := w;
```

## C.8.7 \_mm\_set1\_pi8

```
Syntax: __m64 _mm_set1_pi8 (char b)
```

#### **Description:**

Sets the 8 signed 8-bit integer values to b.

```
If r = _mm_set1_pi8 (b), the action will be
r0 := b;
r1 := b;
...
r7 := b;
```

## C.8.8 \_mm\_setr\_pi32

```
Syntax: __m64 _mm_setr_pi32 (int i0, int i1)
```

#### **Description:**

Sets the 2 signed 32-bit integer values in reverse order.

```
If r = _mm_setr_pi32 (i0, i1), the action will be
r0 := i0;
r1 := i1;
```



## C.8.9 mm\_setr\_pi16

```
Syntax: __m64 _mm_setr_pi16 (short w0, short w1, short w2, short w3)
```

#### **Description:**

Sets the 4 signed 16-bit integer values in reverse order.

```
If r = _mm_setr_pi16 (w0, w1, w2, w3), the action will be
r0 := w0;
r1 := w1;
r2 := w2;
r3 := w3;
```

## C.8.10 \_mm\_setr\_pi8

#### **Description:**

Sets the 8 signed 8-bit integer values in reverse order.

```
If r = _mm_setr_pi8 (b0, b1, b2, b3, b4, b5, b6, b7), the action will be
r0 := b0;
r1 := b1;
...
r7 := b7;
```

## C.8.11 \_mm\_setwcx

```
Syntax: void __mm_setwcx(int value, int number)
```

#### **Description:**

Sets specified Wireleass  $MMX^{TM}$  technology control register with the contents of value. Where number is the coprocessor register number.

## C.8.12 \_mm\_getwcx

```
Syntax: int __mm_getwcx(int number)
```

#### **Description:**

Returns contents of Wireleass MMX<sup>TM</sup> technology control register, which is specified with number. Where number is the coprocessor register number.



# C.9 Wireless MMX<sup>TM</sup> Technology General Support Intrinsics

Table C-7. Overview of Wireless MMX<sup>TM</sup> Technology General Support Intrinsics (Sheet 1 of 2)

| Intrinsic Name    | Operation                          | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/<br>SSE<br>Instruction | Sign |
|-------------------|------------------------------------|-------------------------------------------|--------------------------------------------------------|------|
| _mm_extract_pi8   | Extract on of eight bytes          | TEXTRMSB                                  |                                                        | Yes  |
| _mm_extract_pi16  | Extract on of four half words      | TEXTRMSH                                  | PEXTRW                                                 | Yes  |
| _mm_extract_pi32  | Extract on of two words            | TEXTRMSW                                  |                                                        | Yes  |
| _mm_extract_pu8   | Extract on of eight bytes          | TEXTRMUB                                  |                                                        | No   |
| _mm_extract_pu16  | Extract on of four half words      | TEXTRMUH                                  |                                                        | No   |
| _mm_extract_pu32  | Extract on of two words            | TEXTRMUW                                  |                                                        | No   |
| _mm_insert_pi8    | Insert a byte                      | TINSRB                                    |                                                        |      |
| _mm_insert_pi16   | Insert a half word                 | TINSRH                                    | PINSRW                                                 |      |
| _mm_insert_pi32   | Insert a word                      | TINSRW                                    |                                                        |      |
| _mm_max_pi8       | Compute the maximum                | WMAXSB                                    |                                                        |      |
| _mm_max_pi16      | Compute the maximum                | WMAXSH                                    | PMAXSW                                                 |      |
| _mm_max_pi32      | Compute the maximum                | WMAXSW                                    |                                                        |      |
| _mm_max_pu8       | Compute the maximum, unsigned      | WMAXUB                                    | PMAXUB                                                 |      |
| _mm_max_pu16      | Compute the maximum, Unsigned      | WMAXUH                                    |                                                        |      |
| _mm_max_pu32      | Compute the maximum, unsigned      | WMAXUW                                    |                                                        |      |
| _mm_min_pi8       | Compute the minimum                | WMINSB                                    |                                                        |      |
| _mm_min_pi16      | Compute the minimum                | WMINSH                                    | PMINSW                                                 |      |
| _mm_min_pi32      | Compute the minimum                | WMINSW                                    |                                                        |      |
| _mm_min_pu8       | Compute the minimum, unsigned      | WMINUB                                    | PMINUB                                                 |      |
| _mm_min_pu16      | Compute the minimum, unsigned      | WMINUH                                    |                                                        |      |
| _mm_min_pu32      | Compute the minimum, unsigned      | WMINUW                                    |                                                        |      |
| _mm_movemask_pi8  | Create an eight-bit mask           | TMOVMSKB                                  | PMOVMSK<br>B                                           |      |
| _mm_movemask_pi16 | Create an four half word mask      | TMOVMSKH                                  |                                                        |      |
| _mm_movemask_pi32 | Create an two word mask            | TMOVMSKW                                  |                                                        |      |
| _mm_shuffle_pi16  | Return a combination of four words | WSHUFH                                    | PSHUFW                                                 |      |
| _mm_avg_pu8       | Compute rounded average            | WAVG2BR                                   | PAVGB                                                  |      |
| _mm_avg_pu16      | Compute rounded average            | WAVG2HR                                   | PAVGW                                                  |      |



Table C-7. Overview of Wireless MMX<sup>TM</sup> Technology General Support Intrinsics (Sheet 2 of 2)

| Intrinsic Name  | Operation                                   | Wireless MMX <sup>TM</sup><br>Instruction | MMX <sup>TM</sup><br>technology/<br>SSE<br>Instruction | Sign |
|-----------------|---------------------------------------------|-------------------------------------------|--------------------------------------------------------|------|
| _mm_avg2_pu8    | Compute rounded average without rounding +1 | WAVG2B                                    |                                                        |      |
| _mm_avg2_pu16   | Compute rounded average without rounding +1 | WAVG2H                                    |                                                        |      |
| _mm_sad_pu8     | Compute sum of absolute differences         | WSADB                                     | PSADBW                                                 |      |
| _mm_sad_pu16    | Compute sum of absolute differences         | WSADH                                     |                                                        |      |
| _mm_sadz_pu8    | Accumulate sum of absolute differences      | WSADBZ                                    |                                                        |      |
| _mm_sadz_pu16   | Accumulate sum of absolute differences      | WSADHZ                                    |                                                        |      |
| _mm_align_si64  | Extract a 64-bit value                      | WALIGNI/<br>WALIGNR                       |                                                        |      |
| _mm_cvtsi64_m64 | Transfer                                    | TMCRR                                     |                                                        |      |
| _mm_cvtm64_si64 | Transfer                                    | TMRRC                                     |                                                        |      |

## C.9.1 \_mm\_extract\_pi8

Syntax: int \_mm\_extract\_pi8(\_\_m64 a, const int n)

#### **Description:**

Extracts one of the eight bytes of a. The selector n must be an immediate.

```
If r = _mm_extract_pi8(a, n), the action will be
r[7:0] = a[Byte n[2:0]];
r[31:8] = SingReplicate(a[Byte n[2:0]], 24);
```

## C.9.2 \_mm\_extract\_pi16

Syntax: int \_mm\_extract\_pi16(\_\_m64 a, const int n)

#### **Description:**

Extracts one of the four half words of a. The selector n must be an immediate.

```
If r = _mm_extract_pi16(a, n), the action will be
r[15:0] = a[Halfword n[1:0]];
r[31:16] = SingReplicate(a[Byte n[1:0]], 16);
```



## C.9.3 \_mm\_extract\_pi32

```
Syntax: int _mm_extract_pi32(__m64 a, const int n)
```

#### **Description:**

Extracts one of the two words of a. The selector n must be an immediate.

```
If r = _mm_extract_pi32(a, n), the action will be r[31:0] = a[Byte n[0]];
```

## C.9.4 \_mm\_extract\_pu8

```
Syntax: int _mm_extract_pu8(__m64 a, const int n)
```

#### **Description:**

Extracts one of the eight bytes of a. The selector n must be an immediate.

```
If r = _mm_extract_pu8(a, n), the action will be
r[7:0] = a[Byte n[2:0]];
r[31:8] = 0;
```

## C.9.5 \_mm\_extract\_pu16

```
Syntax: int _mm_extract_pul6(__m64 a, const int n)
```

#### **Description:**

Extracts one of the four half words of a. The selector n must be an immediate.

```
If r = _mm_extract_pul6(a, n), the action will be
r [15:0] = a[Halfword n[1:0]];
r[31:16] = 0;
```

## C.9.6 \_mm\_extract\_pu32

```
Syntax: int _mm_extract_pu32(__m64 a, const int n)
```

#### **Description:**

This provides same functionality as mm extract pi32.

## C.9.7 \_mm\_insert\_pi8

```
Syntax: __m64 _mm_insert_pi8(__m64 a, int d, int n)
```

#### Description

Inserts byte d into one of eight bytes of a. The selector n must be an immediate.



```
If r = _mm_insert_pi8(a, d, n), the action will be
r0 := (n==0) ? d[7:0] : a0;
r1 := (n==1) ? d[7:0] : a1;
r2 := (n==2) ? d[7:0] : a2;
r3 := (n==3) ? d[7:0] : a3;
r4 := (n==4) ? d[7:0] : a4;
r5 := (n==5) ? d[7:0] : a5;
r6 := (n==6) ? d[7:0] : a6;
r7 := (n==7) ? d[7:0] : a7;
```

## C.9.8 \_mm\_insert\_pi16

```
Syntax: __m64 _mm_insert_pi16(__m64 a, int d, int n)
```

#### **Description:**

Inserts half word d into one of four half words of a. The selector n must be an immediate.

```
If r = _mm_insert_pi16(a, d, n), the action will be
r0 := (n==0) ? d[15:0] : a0;
r1 := (n==1) ? d[15:0] : a1;
r2 := (n==2) ? d[15:0] : a2;
r3 := (n==3) ? d[15:0] : a3;
```

## C.9.9 \_mm\_insert\_pi32

```
Syntax: __m64 _mm_insert_pi32(__m64 a, int d, int n)
```

#### **Description:**

Inserts word d into one of two half words of a. The selector n must be an immediate.

```
If r = _{mm_insert_pi32(a, d, n)}, the action will be

r0 := (n==0) ? d[31:0] : a0;

r1 := (n==1) ? d[31:0] : a1;
```

## C.9.10 \_mm\_max\_pi8

```
Syntax: __m64 _mm_max_pi8(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise maximum of the bytes in a and b.

```
If r = _mm_max_pi8(a, b), the action will be
r0 := max(a0, b0);
r1 := max(a1, b1);
...
r7 := max(a7, b7);
```



## C.9.11 \_mm\_max\_pi16

```
Syntax: __m64 _mm_max_pi16(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise maximum of the half words in a and b.

```
If r = _mm_max_pi16(a, b), the action will be
r0 := max(a0, b0);
r1 := max(a1, b1);
r2 := max(a2, b2);
r3 := max(a3, b3);
```

## C.9.12 \_mm\_max\_pi32

```
Syntax: __m64 _mm_max_pi32(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise maximum of the words in a and b.

```
If r = _mm_max_pi32(a, b), the action will be

r0 := max(a0, b0);

r1 := max(a1, b1);
```

## C.9.13 \_mm\_max\_pu8

```
Syntax: __m64 _mm_max_pu8(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise maximum of the unsigned bytes in a and b.

```
If r = _mm_max_pu8(a, b), the action will be
r0 := max(a0, b0);
r1 := max(a1, b1);
...
r7 := max(a7, b7);
```

## C.9.14 \_mm\_max\_pu16

```
Syntax: __m64 _mm_max_pu16(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise maximum of the unsigned half words in a and b.

```
If r = _mm_max_pul6(a, b), the action will be
```



```
r0 := max(a0, b0);
r1 := max(a1, b1);
r2 := max(a2, b2);
r3 := max(a3, b3);
```

## C.9.15 \_mm\_max\_pu32

```
Syntax: __m64 _mm_max_pu32(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise maximum of the unsigned words in a and b.

```
If r = _mm_max_pu32(a, b), the action will be
r0 := max(a0, b0);
r1 := max(a1, b1);
```

## C.9.16 \_mm\_min\_pi8

```
Syntax: __m64 _mm_min_pi8(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise minimum of the bytes in a and b.

```
If r = _mm_min_pi8(a, b), the action will be
r0 := min(a0, b0);
r1 := min(a1, b1);
...
r7 := min(a7, b7);
```

## C.9.17 \_mm\_min\_pi16

```
Syntax: __m64 _mm_min_pi16(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise minimum of the half words in a and b.

```
If r = _mm_min_pi16(a, b), the action will be
r0 := min(a0, b0);
r1 := min(a1, b1);
r2 := min(a2, b2);
r3 := min(a3, b3);
```



## C.9.18 \_mm\_min\_pi32

```
Syntax: __m64 _mm_min_pi32(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise minimum of the words in a and b.

```
If r = _mm_min_pi32(a, b), the action will be
r0 := min(a0, b0);
r1 := min(a1, b1);
```

## C.9.19 \_mm\_min\_pu8

```
Syntax: __m64 _mm_min_pu8(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise minimum of the unsigned bytes in a and b.

```
If r = _mm_min_pu8(a, b), the action will be
r0 := min(a0, b0);
r1 := min(a1, b1);
...
r7 := min(a7, b7);
```

## C.9.20 \_mm\_min\_pu16

```
Syntax: __m64 _mm_min_pu16(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise minimum of the unsigned half words in a and b.

```
If r = _mm_min_pul6(a, b), the action will be
r0 := min(a0, b0);
r1 := min(a1, b1);
r2 := min(a2, b2);
r3 := min(a3, b3);
```

## C.9.21 \_mm\_min\_pu32

```
Syntax: __m64 _mm_min_pu32(__m64 a, __m64 b)
```

#### **Description:**

Computes the element-wise minimum of the unsigned words in a and b.

```
If r = _{mm}\min_{pu32(a, b)}, the action will be
```



```
r0 := min(a0, b0);
r1 := min(a1, b1);
```

## C.9.22 \_mm\_movemask\_pi8

```
Syntax: int _mm_movemask_pi8(__m64 a)
```

#### Description:

Creates an 8-bit mask from the most significant bits of the bytes in a.

```
If r = _mm_movemask_pi8(a), the action will be  r = 0; 
 r := sign(a7) << 7 \mid sign(a6) << 6 \mid ... \mid sign(a0);
```

## C.9.23 \_mm\_movemask\_pi16

```
Syntax: int _mm_movemask_pi16(__m64 a)
```

#### **Description:**

Creates an 4-bit mask from the most significant bits of the half words in a.

```
If r = _mm_movemask_pi16(a), the action will be  r = 0; 
 r := sign(a3) << 3 \mid sign(a2) << 2 \mid ... \mid sign(a0);
```

## C.9.24 \_mm\_movemask\_pi32

```
Syntax: int _mm_movemask_pi32(__m64 a)
```

#### **Description:**

Creates an 2-bit mask from the most significant bits of the bytes in a.

```
If r = _mm_movemask_pi32(a), the action will be
r = 0;
r := sign(a1)<<1 | sign(a0);</pre>
```



## C.9.25 \_mm\_shuffle\_pi16

```
Syntax: m64 mm shuffle pi16( m64 a, int n)
```

#### **Description:**

Returns a combination of the four half words of a. The selector n must be an immediate.

```
If r = _mm_shuffle_pi16(a, n), the action will be
r0 := Half word (n&0x3) of a
r1 := Half word ((n>>2)&0x3) of a
r2 := Half word ((n>>4)&0x3) of a
r3 := Half word ((n>>6)&0x3) of a
```

## C.9.26 \_mm\_avg\_pu8

```
Syntax: __m64 _mm_avg_pu8(__m64 a, __m64 b)
```

#### **Description:**

Computes the (rounded) averages of the unsigned bytes in a and b.

```
If r = _mm_avg_pu8(a, b), the action will be
t = (unsigned short)a0 + (unsigned short)b0;
r0 = (t >> 1) | (t & 0x01);
...
t = (unsigned short)a7 + (unsigned short)b7;
r7 = (unsigned char)((t >> 1) | (t & 0x01));
```

## C.9.27 \_mm\_avg\_pu16

```
Syntax: __m64 _mm_avg_pu16(__m64 a, __m64 b)
```

#### **Description:**

Computes the (rounded) averages of the unsigned words in a and b.

```
If r = _mm_avg_pul6(a, b), the action will be
t = (unsigned int)a0 + (unsigned int)b0;
r0 = (t >> 1) | (t & 0x01);
...
t = (unsigned word)a7 + (unsigned word)b7;
r7 = (unsigned short)((t >> 1) | (t & 0x01));
```

## C.9.28 \_mm\_avg2\_pu8

```
Syntax: __m64 _mm_avg2_pu8(__m64 a, __m64 b)
```

#### **Description:**

Computes the without rounded averages of the unsigned bytes in a and b.



```
If r = _mm_avg2_pu8(a, b), the action will be
t = (unsigned byte)a0 + (unsigned byte)b0;
r0 = (t >> 1);
...
t = (unsigned byte)a7 + (unsigned byte)b7;
r7 = (unsigned char)((t >> 1);
```

## C.9.29 \_mm\_avg2\_pu16

```
Syntax: __m64 _mm_avg2_pu16(__m64 a, __m64 b)
```

#### **Description:**

Computes the with out rounded averages of the unsigned words in a and b.

```
If r = _mm_avg2_pu16(a, b), the action will be
t = (unsigned half word)a0 + (unsigned half word)b0;
r0 = (t >> 1);
...
t = (unsigned half word)a3 + (unsigned half word)b3;
r3 = (unsigned short)(t >> 1);
```

## C.9.30 mm sadz pu8

```
Syntax: __m64 _mm_sadz_pu8(__m64 a, __m64 b)
```

#### **Description:**

Computes the sum of the absolute differences of the unsigned bytes in a and b, returning he value in the lower word. The upper three words are cleared.

```
If r = _mm_sadz_pu8(a, b), the action will be

r0 = abs(a0-b0) + ... + abs(a7-b7);

r1 = r2 = ... = 0;
```

## C.9.31 \_mm\_sadz\_pu16

```
Syntax: __m64 _mm_sadz_pu16(__m64 a, __m64 b)
```

#### **Description:**

Computes the sum of the absolute differences of the unsigned half words in a and b, returning he value in the lower word. The upper three words are cleared.

```
If r = _mm_sadz_pu16(a, b), the action will be

r0 = abs(a0-b0) + ... + abs(a3-b3);

r1 = r2 ... = 0;
```



## C.9.32 \_mm\_sad\_pu8

```
Syntax: __m64 _mm_sad_pu8(__m64 a, __m64 b)
```

#### **Description:**

Computes the sum of the absolute differences of the unsigned bytes in a and b, returning he value in the lower word. The upper three words are cleared.

```
If r = _mm_sad_pu8(a, b), the action will be

r0 = abs(a0-b0) + ... + abs(a7-b7) + r0;

r1 = r2 = ... = 0;
```

## C.9.33 \_mm\_sad\_pu16

```
Syntax: __m64 _mm_sad_pu16(__m64 a, __m64 b)
```

#### **Description:**

Computes the sum of the absolute differences of the unsigned half words in a and b, returning the value in the lower word. The upper three words are cleared.

```
If r = _mm_sad_pul6(a, b), the action will be

r0 = abs(a0-b0) + ... + abs(a3-b3) + r0;

r1 = r2 ... = 0;
```

## C.9.34 \_\_mm\_align\_si64

```
Syntax: __m64 __mm_align_si64(__m64 m1, __m64 m2, int count)
```

#### **Description:**

Extracts an 64-bit value from the two 64-bit input values m1, m2 with count byte offset.

```
If r = \underline{\text{mm\_align\_si64(m1, m2, count)}}, the action will be r = \underline{\text{Low\_DB\_word((m1, m2)}} >> (count * 8));
```

## C.9.35 \_mm\_cvtsi64\_m64

```
Syntax: __m64 _mm_cvtsi64_m64 (__int64 i)
```

#### **Description:**

Converts the \_\_int64 integer i to a 64-bit \_\_m64 object.

```
If r = _cvtsi64_m64(a), action will be
r[31:0] = i0 (low word)
r[63:32] = i1 (high word)
```



## C.9.36 \_mm\_cvtm64\_si64

**Syntax:** \_\_int64 \_mm\_cvtm64\_si64 (\_\_m64 m)

#### **Description:**

Converts the 64-bit \_\_m64 object m to \_\_int64 bit integer.

If  $r = \_cvtm64\_si64(a)$ , action will be

r0 = m[31:0] (low word) r1 = m[63:32] (high word)

# intel<sub>®</sub>

| В                                       | Register Names 45                           |
|-----------------------------------------|---------------------------------------------|
| Big-Endian and Little-Endian Support 16 | Reserved Instruction Fields 15              |
| C                                       | Resource Hazard 19                          |
| Conditional Execution Specifiers 46     | S                                           |
| conventions                             | Saturation Flags 14                         |
| of this manual 124                      | Shift Value 11                              |
| Coprocessor Control Register 11         | SIMD Flags 12                               |
| Coprocessor Data (CDP) Instructions 117 | T                                           |
| Coprocessor ID 11                       | TANDC 51                                    |
| Coprocessor Interface Pipeline 22       | TBCST 52                                    |
| D                                       | Terminology 46                              |
| Data Hazards 18                         | TEXTRC 54                                   |
| Data Transfer 10                        | TEXTRM 56                                   |
| E                                       | TINSR 57                                    |
| Example 47                              | TMCR 58                                     |
| Example 47 Execution Pipeline 19        | TMCRR 59                                    |
| <b>G</b>                                | TMIA 60                                     |
|                                         | TMIAPH 61                                   |
| General-Purpose Registers 10            | TMIAxy 62                                   |
| Group Conditions 16                     | TMOVMSK 64                                  |
| 1                                       | TMRC 65                                     |
| Instruction Execution 16                | TMRRC 66                                    |
| Introduction 1                          | TORC 67                                     |
| L                                       | Transfers from Coprocessor Register (MRC)   |
| Load/Store to Wireless MMXTM technology | 120                                         |
| Control Registers 121                   | Transfers from Coprocessor Register (MRRC)  |
| Load/Store to Wireless MMXTM technology | 120                                         |
| Data Registers 121                      | Transfers to Coprocessor Register (MCR) 118 |
| M                                       | Transfers to Coprocessor Register (MCRR)    |
| Memory Alignment 10                     | 119                                         |
| Memory Control Pipeline 21              | W                                           |
| Multiple Pipelines 22                   | WACC 68                                     |
| Multiply Pipeline 21                    | WADD 69                                     |
| P                                       | WALIGNI 71                                  |
| Performance Hazards 18                  | WALIGNR 72                                  |
| R                                       | WAND 73                                     |
| Register Map 9                          | WANDN 74                                    |
| . Or                                    | WAVG2 75                                    |

## $\mathit{Intel}^{\otimes}$ Wireless $\mathit{MMX}^{\mathsf{TM}}$ Media Enhancement Technology $\mathit{Index}$



WCMPEQ 76 WSAD 94 WCMPGT 78 WSHUFH 95 Wireless MMX(TM) technology 16 WSLL 96 WLDR 80 WSRA 98 WMAC 82 **WSRL** 100 WMADD 84 WSTR 102 WMAX 85 **WSUB 104** WMIN 86 WUNPCKEH 106 WUNPCKEL 110 **WMOV 87** WMUL 88 WUNPCKIH 108 **WOR 89** WUNPCKIL 112 WPACK 90 **WXOR 114** WZERO 115 WROR 92